Agenda

All times are in EST.

Start Stop Track Title Speaker(Company) Slides
8:00 8:25 Room Opens and Networking  
8:25am 8:30am Opening Remarks HipChips Program Committee: Dharmesh Jani (Meta) Slides  
8:30am 8:55am Keynote Memory Centric Computing Prof. Onur Mutlu (ETH Zurich) Slides
8:55am 9:10am Chiplet Design & Architecure Chiplet-based Waferscale Computing Dr. Rakesh Kumar (UIUC) Slides
9:10am 9:25am Standards and ECO OCP Open Domain Specific Architecture(ODSA): Approach to Creating Open Chiplet Ecosystem under OCP

OCP ODSA Leads:

Bapi Vinnikota (BRCM)

Dharmesh Jani (Meta)

Slides
9:25am 9:40am Standards and ECO OCP Open Domain Specific Architecture (ODSA)'s Bunch of Wire (BoW) Interface for Die to Die Applications

OCP ODSA Leads:

Bapi Vinnikota (BRCM)

Elad Alon(BCA)

Jayaprakash B. (Cisco)

Slides
9:40am 9:55am Standards and ECO Redefining Computing Architecture Boundaries with Off-Package Chiplets - An Energy Centric Computing Perspective Allan Cantle (Nallasway) Slides
9:55am 10:10am SW for Chiplets HALO: a compiler framework for heterogeneous chiplet architectures with near-zero interconnect latencies

Weiming Zhao (Alibaba)

Weifeng Zhang (Alibaba)

Slides
10:10am 10:35am Keynote The Case for a Universal Chiplet Revolution

Cliff Young (Google

Rohit Mittal (Google)

Slides
10:35am 10:50am Chiplet Design & Architecure HPC/AI system opportunity with integrated photonics chiplets Eduard Roytman (Intel) Slides
10:50am 11:05am Standards and ECO What is the right Die-to-Die Interface? A Comparison Study

Shahab Ardalan

Bapi Vinnikota (BRCM)

Tawfik Arabi (AMD)

Elad Alon (BCA)

Slides
11:05am 11:20am Chiplet Design & Architecure Heterogeneous Chiplet-based Architecture for In-Memory Acceleration of DNNs

Gokul Krishnan (ASU)

Kevin Cao (ASU)

Slides
11:20am 11:35am Chiplet Design & Architecure Dual-Stripline Configuration for Efficient Signal Routing in the Bunch-of-Wires (BOW) Interface

Shalabh Gupta (IIT Bombay)

Slides

Video

11:35am

11:50am

Chiplet IO Design Space for Chiplet IO Ken Chang (Cadence) Slides
11:50am 12:05pm SW for Chiplets Software-defined Design for Systems of Chiplets Duncan Haldane (JTIX) Slides
12:05pm 1:00pm Lunch  
1:05pm 1:30pm Keynote Chiplet’s March to the 3D V-Cache™ and Beyond

Dr. John Wuu (AMD)

Raja Swaminathan (AMD)

Slides
1:30pm 1:45pm Chiplet Design & Architecure Configurable IO Chiplet Architecture Rishi Chugh (Cadence) Slides
1:45pm 2:00pm Chiplet Design & Architecure Hyperscaler use cases and challnges for hetergeneous integration

Ravi Agarwal (Meta)

Dharmesh Jani (Meta)

Slides
2:00pm 2:15pm Chiplet Design & Architecure Glass Interposer Integration of Logic and Memory Chiplets: PPA and Power/Signal Integrity Benefits

Sung-Kyu Lim (GATech)

Ravi Agarwal (Meta)

Slides
2:15pm 2:30pm Standards and ECO Chiplets and Sustainability

Srilatha (Bobbie) Mann (Meta)

Carole Jean Wu (Meta)

Slides
2:30pm 3:00pm Break  
3:00pm 3:25pm Keynote Chiplets open the world of collaboration Bob Brennan (Intel) Slides
3:25pm 3:40pm Chiplet Design & Architecure Cost-Aware Exploration for Chiplet-Based Architecture with Advanced Packaging Technologies

Tianqi Tang (UCSB)

Yuan Xie (UCSB)

Slides
3:40pm 3:55pm Chiplet Design & Architecure Designing and Pathfinding Scale-out Chiplet Based Systems Puneet Gupta (UCLA)

Slides

Video

3:55pm 4:10pm Chiplet Design & Architecure Using In-Chip Monitoring and Deep Data Analytics for High Bandwidth Die-to-Die Characterization Alex Burlak (proteanTecs) Slides
4:10pm 4:25pm Chiplet Design & Architecure High-Bandwidth Density, Energy-Efficient, Short-Reach Signaling that Enables Massively Scalable Parallelism John Wilson (NVidia) Slides
4:25pm 4:40pm Chiplet Design & Architecure The Road to Data Center Power Efficiency

Tawfik Arabi (AMD)

Anshuman Mittal (AMD)

Slides
4:40pm 5:00pm Closing Remarks HipChips Program Committee: Weifeng Zhang (Alibaba) Slides

 

Schedule

Deadline for Submission: April 14th

Submission acceptance: April 28th

Agenda Publication: May 10th

Draft Presentations due by:  June 10th

Content review and final feedback: June 10-16th

Final Presentations due by: June 16th

Workshop date: June 19th