

# Modular Hardware System-Common Redundant Power Supply (M-CRPS) Base Specification

Part of the Datacenter – Modular Hardware Systems (DC-MHS) Rev 1.0 Family

Version 1.00 Release Candidate 4

November 1<sup>st</sup>, 2022

## M-CRPS Authors/Contributors:

Advanced Micro Devices, Inc.: Paul Artman, Greg Sellman.

**Dell, Inc.:** Jon Lewis, John Jenne, Padmanabh Gharpure, Chris Peterson, Paul Waters, Matthew Dang, Eduardo Escamilla, Rob Bassman, Wayne Cook, Sean O'Donnell, Matthew B. Gilbert, James Utz, Thanh Dang, Daniece Carpenter, William Zuo, Tim Lambert, Jeff Kennedy.

**Google LLC:** Qiong Wang, Mike Branch, Siamak Tavallaei, Xin Li.

**Hewlett Packard Enterprise Corporation:** Amin Bemat, Mark Rivera, Pranay Mahendra, Arthur Volkmann, David Paquin, Evita Fang, James Yang, Glenn Lesmeister, Gavin Goodson.

**Intel Corporation:** Aurelio Rodriguez-Echevarria, Eric Bokman, Carlos G. Terriquez-Arias, Marco Beltman, Casey Winkel, Jeremy Young, William Susiene, Brian Aspnes, Todd Langley, Dirk Blevins, Javier Lasa.

Meta Platforms, Inc.: Ted Tang, Westhauser Todd.

Microsoft Corporation: Grant Hsu, Priya Raghu.

Note: For questions about this specification please contact Aurelio Rodriguez-Echevarria or Jon Lewis

## **Revision history**

| Date                            | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 15 <sup>th</sup> 2022     | 0.70    | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| June 24 <sup>th</sup> 2022      | 0.75    | Section 9 Control and Indicator Functions – Fixed typos<br>Section 9.6.1 A0 Input addressing – Updated Table 9-7 A0 input signal characteristics: changed<br>pull-up from 470kΩ to 47kΩ.<br>Section 9.6.1 A0 Input Addressing – Updated Figure 9 6 Flow diagram to detect between logic and<br>analog SMBus addressing: updated decision-making block<br>Section 9.6.1 A0 Input Addressing – Updated Table 9-10: updated resistor values.<br>Section 12.7.1 Physical Layer – Updated Figure 12-16<br>Section 12.7.1 Physical Layer – Updated Figure 12-17                                                                                                                |
|                                 |         | <ul> <li>Section 3 Thermal Requirements – Updated entire section</li> <li>Section 14 Regulatory &amp; Ecology Requirements – Updated entire section</li> <li>Section 2.3 LED Marking and Identification – Updated Table 2-1 LED Characteristics and table notes.</li> <li>Section 5.3.2. Input Voltage Specification – Updated Table 5-12 -48VDC power supply Input voltage range.</li> <li>Section 7.1 Output Power/Currents – Added 54VDC output option in Table 7-1</li> </ul>                                                                                                                                                                                        |
|                                 |         | <ul> <li>Section 7.1 Peak Load Protection – Updated Table 7-2 Peak load protection testing conditions</li> <li>Section 7.1 Voltage Regulation – Added 54VDC output option in Table 7-3 Voltage regulation limits</li> <li>Section 7.5 Dynamic Loading – Added 54VDC output option in Table 7-4 Transient Load requirements.</li> <li>7.6 Capacitive Loading – Added 54VDC output option in Table 7-6 Capacitive loading conditions</li> <li>7.8 Closed Loop Stability – Updated paragraph</li> <li>Section 8.1.8 Under Voltage Protection - Added subsection</li> <li>Supplemental Material K. 185mm by 73.5mm -48VDC input M-CRPS mechanical drawing – Added</li> </ul> |
|                                 |         | drawing.<br>Supplemental Material M, Reference Distorted Waveforms – Added section<br>Section 4.1 Acoustics Requirements – Updated section.<br>Section 4.2.9.1 Continuous Fan Speed Sweep – Updated Figure 4-6 Plot of mean peak vibration<br>spectrum limit.                                                                                                                                                                                                                                                                                                                                                                                                            |
| August 23 <sup>rd</sup><br>2022 | 0.90    | Section 13.1 Component De-Rating – Deleted link.<br>Section 2.3 LED Marking and Identification – Updated Table 2-1 LED Characteristics and added<br>note 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                 |         | Supplemental Material O Luminosity Measurements – Added section.<br>Section 3.3 Thermal Sensors – Change temperature sensor accuracy from ±1°C to ±2°C.<br>Section 2.1.1.2 277VAC/380VDC Input - Updated Figure 2-4 185mm by 73.5mm form factor with<br>277VAC/380VDC inlet connector.<br>Section 2.1.1.4 -48VDC Input (Telecom) – Updated Figure 2-6 185mm by 73.5mm form factor<br>with -48VDC input connector.<br>Section 2.1.2.2 277VAC/380VDC Input – Updated Figure 2-9 185mm by 60mm form factor with                                                                                                                                                             |
|                                 |         | 277VAC/380VDC inlet connector.<br>Section 2.1.2.4 -48VDC Input (Telecom) – Updated Figure 2-10 60mm form factor with -48VDC input connector.<br>Supplemental Material P. Exhaust Temperature Measurement – Added section<br>Section 3.1 Temperature and Altitude Conditions – Added note 3 in Table 3-1 Power supply thermal test conditions.<br>Section 3.2 Power Supply Fan – Added L10 fan data.                                                                                                                                                                                                                                                                      |
|                                 |         | Section 9.5 Imon Signal (Output) – In Table 9-5 Imon signal characteristics: Updated signal delay from <100ns to <2us. Updated sensitivity, now two options configurable via config file.<br>Added notes 2 and 3.<br>Section 342.6.1 185mm by 73.5mm Form Factor – Updated Table 2-3 73.5mm in width PSU pinout definition to reflect 54V output option and added note 6.<br>Section 5.2.2 Input Voltage Specification – Updated start up and power off voltages in Table 5-10 +54VDC input voltage specification.                                                                                                                                                       |
|                                 |         | Section 5.2.4 Inrush Current - Updated paragraph.<br>Section 5.2.8 Input Ripple Voltage - Updated paragraph.<br>Section 5.3.1 Inlet Connector - Added reference to Figure 2-20 -48VDC inlet connector example<br>(Telecom).<br>Section 7.4 Voltage Regulation - Updated Table 7-4 Voltage regulation limits, added +54V output<br>specifications, added more clarification to note 2 and added note 3.                                                                                                                                                                                                                                                                   |

| Г |                                                                                                                                                                                                                      |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Section 7.5 Dynamic Loading - Updated Table 7-5 Transient load requirements.                                                                                                                                         |
|   | Section 7.6 Capacitive Loading - Updated Table 7-7 Capacitive loading conditions.                                                                                                                                    |
|   | Section 8.1.7 Over Voltage Protection (OVP) - Updated Table 8-4 Over Voltage Protection (OVP)<br>Limits.                                                                                                             |
|   | Limits.<br>Section 8.1.8 Under Voltage Protection (UVP) - Updated Table 8-5 Under Voltage Protection<br>(OVP) Limits.                                                                                                |
|   | Section 5.1.3 Input Voltage Specification - Added note 2 in Table 5-3 AC Input voltage ranges.                                                                                                                       |
|   | Section 5.1.7 Inrush Current - Updated secondary inrush event current in paragraph.                                                                                                                                  |
|   | Section 5.3.7 Reversed Polarity Protection - Updated paragraph.                                                                                                                                                      |
|   | Section 7.3 Auxiliary (Stand-by) Output - Added droop share characteristics and figure.<br>Section 7.8 Closed Loop Stability - Updated Table 7-8 Phase and gain margin requirements and                              |
|   | added note 2.<br>Section 7.13.7 Concurrent Maintenance - Updated second paragraph.                                                                                                                                   |
|   | Section 7.13.9 Current Share Signal Characteristics - Updated Table 7-10 Current Share Signal Characteristics.                                                                                                       |
|   | Section 7.14 Ripple/Noise - Updated Table 7-11 Ripple and noise.                                                                                                                                                     |
|   | Section 7.14 Ripple/Noise - Added note to Figure 7-6 Differential noise test setup.<br>Section 7.15 Timing Requirements - Fixed typo in Table 7-12 Timing requirements (VINOK                                        |
|   | instead of VIONK).                                                                                                                                                                                                   |
|   | Section 8.1.8 Under Voltage Protection (UVP) - Fixed typo.                                                                                                                                                           |
|   | Section 8.1.9 Over Temperature Warning (OTW) - Fixed typo in header.<br>Section 9.1.1 Two-State Signal - Updated Table 9-1 Two-state PSON# signal characteristics                                                    |
|   | (3.3VSB pullup).                                                                                                                                                                                                     |
|   | Section 9.2 PWOK Signal (Output) - Fixed typo in header (PWOK signal is active high not low).<br>Section 9.2 PWOK Signal (Output) - Updated Table 9-2 PWOK signal characteristics (3.3VSB                            |
|   | pullup).                                                                                                                                                                                                             |
|   | Section 9.3 SMBAlert# Signal (Output) - Updated Table 9-3 SMBAlert# signal characteristics                                                                                                                           |
|   | (3.3VSB pullup).                                                                                                                                                                                                     |
|   | Section 9.4 VINOK Signal (Output) - Updated Table 9-4 VINOK Signal characteristics (3.3VSB pullup).                                                                                                                  |
|   | Supplemental Material P. Exhaust Temperature Measurement – Added Figures O-3 and O-4 for temperature measurement in reversed airflow power supplies.                                                                 |
|   | Section 6.1.1.1 240VAC/240VDC and Wide Input Range - Updated efficiency at 100% loading condition from 91% to 92% in Table 6-1 Efficiency requirements for 240VAC/240VDC and wide input range power supplies.        |
|   | Section 277VAC/380VDC Input – Updated efficiency at 100% loading condition from 91% to 92% in Table 6-2 Efficiency requirements for 277VAC/380VDC power supplies.                                                    |
|   | Section Data & Sideband Serialization Interface (DSSI) – Updated Figure 12-29 Physical layer and connections for point-to-point communication between Host and Client, Host bias will be updated on a later version. |
|   | Supplemental Material D. 73.5mm in width M-CRPS card edge mechanical drawing – Updated drawing added chamfer details.                                                                                                |
|   | Supplemental Material E. 60mm in width M-CRPS card edge mechanical drawing – Updated drawing added chamfer details.                                                                                                  |
|   | Supplemental Material F. M-CRPS handle mechanical drawing – Updated drawing added handle material.                                                                                                                   |
|   | Supplemental Material G. M-CRPS latch mechanical drawing – Updated drawing added radii detail.                                                                                                                       |
|   | Supplemental Material H. M-CRPS latch plastic grip option 1 (snap-in version) – Updated drawing, added material and default color.                                                                                   |
|   | Supplemental Material I. M-CRPS latch plastic grip option 2 (over molded version) – Updated drawing, added material and default color.                                                                               |
|   | Section 2.4.2 277VAC/380VDC Input - Added references for connector vendors and part numbers                                                                                                                          |
|   | Section 2.4.4 -48VDC Input (Telecom) - Added references for connector vendors and part numbers                                                                                                                       |
|   | Section 2.1.1.2 277VAC/380VDC Input - Added reference for connector vendors and part<br>numbers                                                                                                                      |
|   | Section 2.1.1.4 -48VDC Input (Telecom) - Added reference for connector vendors and part numbers                                                                                                                      |
|   | Section 2.1.2.2 277VAC/380VDC Input - Added reference for connector vendors and part<br>numbers                                                                                                                      |
|   | Section 2.1.2.4 -48VDC Input (Telecom) - Added reference for connector vendors and part numbers                                                                                                                      |
|   | Section 2.6.1 185mm by 73.5mm Form Factor - Updated Table 2-2 185mm/265mm by 73.5mm<br>M-CRPS dimensions and receptacle connector; Added link to connectors information.                                             |
|   |                                                                                                                                                                                                                      |

|                                   |             | Section 2.6.2 185mm by 60mm Form Factor – Updated Table 2-4 185mm by 60mm M-CRPS                                                                                |
|-----------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   |             | dimensions and receptacle connector, Added link to connectors information.<br>Supplemental Material G. M-CRPS latch mechanical drawing - Added latch material.  |
|                                   |             | Section 9.7 Remote Sense And Return Sense / PSKILL – Added subsection                                                                                           |
|                                   |             | Section 2.6.1 185mm by 73.5mm Form Factor - Added note 7 in Table 2-3 73.5mm in width PSU                                                                       |
|                                   |             | <i>pinout definition</i> , and updated typo in the title.                                                                                                       |
|                                   |             | Section 2.6.2 185mm by 60mm Form Factor - Added note 3 in Table 2-5 60mm in width PSU                                                                           |
|                                   |             | pinout definition, and updated typo in the title.                                                                                                               |
|                                   |             | Section 5.1.4 Line Isolation Requirements - Updated paragraph.                                                                                                  |
|                                   |             | Section 14.8.1 Dielectric Strength Testing - Updated paragraph.                                                                                                 |
|                                   |             | Section 5.1.9 Line Transient Specification – Updated note added test at full load                                                                               |
| September 26 <sup>th</sup> , 2022 | 1.00<br>RC2 | Section 11 FRU Requirements – Updated Table 11-1 Minimum FRU contents and added Table 11-2 M-CRPS FRU MultiRecord definition.                                   |
|                                   |             | Section 12.1.47 Summary of PMBus commands – Added command<br>MFR_SPECIFIC_COMMAND EXT (FEh) in Table 12-23 Summary of PMBus commands.                           |
|                                   |             | Section 7.13.1 Current Share (Ishare) – Updated settling time in Table 7-9 Additional                                                                           |
|                                   |             | Requirements on current share behavior.                                                                                                                         |
|                                   |             | Section 7.2 Peak Load Protection – Corrected typo in Table 7-2 Peak load protection testing conditions, peak load is Rated + 65% total.                         |
|                                   |             | Section 2.6 Output Connector Interface – Updated Table 2-3 73.5mm in width PSU pinout definition and added note to reflect the notch in the +54V output M-CRPS. |
|                                   |             | Section 2.6 Output Connector Interface – Updated Table 2-5 60mm in width PSU pinout definition and added note to reflect the notch in the +54V output M-CRPS.   |
|                                   |             | Supplemental Material D. 73.5mm in width M-CRPS card edge mechanical drawing – Added card                                                                       |
|                                   |             | edge's mechanical drawing with notch for +54V output M-CRPS and updated 12V output card edge.                                                                   |
|                                   |             | Supplemental Material E. 60mm in width M-CRPS card edge mechanical drawing - Added card                                                                         |
|                                   |             | edge's mechanical drawing with notch for +54V output M-CRPS and updated 12V output card edge.                                                                   |
|                                   |             | Supplemental Material Q. Additional Requirements on Input Line Transients – Added section.                                                                      |
|                                   |             | Section 7.3 Auxiliary (Stand-by) Output - Added Table 7-3 Output voltage droop characteristics                                                                  |
|                                   |             | and updated caption of Figure 7-2 Typical 12VSB droop share characteristics.                                                                                    |
|                                   |             | Section 2.6 Output Connector Interface – Updated Figure 2-23 and its caption.                                                                                   |
|                                   |             | Section 2.4.1 240VAC/240VDC Input – Updated Figure 2-16 IEC320-C20 Inlet connector                                                                              |
|                                   |             | example.<br>Section 8.3 Short Circuit Protection – Added subsection                                                                                             |
|                                   |             | Section 5.1.1 Power Factor and iTHD - Added option for less than 1400W PSUs iTHD Table 5-2                                                                      |
|                                   |             | iTHD requirements.                                                                                                                                              |
|                                   |             | Section 5.1.8 Inrush Current High Voltage DC Input - Added subsection.                                                                                          |
|                                   |             | Section 5.3 Low Voltage -48VDC Input Requirements (Telecom) - Added Section 5.3.5 Inrush                                                                        |
|                                   |             | Current.                                                                                                                                                        |
|                                   |             | Section 5.3.3 Minimum Input Inductance - Removed last sentence since we already point to the supplemental material.                                             |
|                                   |             | Section 7.2 Peak Load Protection - Removed column voltage undershoot in Table 7-2 Peak load protection testing conditions.                                      |
|                                   |             | Section 7.4 Voltage Regulation - Updated note 1 of Table 7-4 Voltage regulation limits.                                                                         |
|                                   |             | Section 7.8 Closed Loop Stability - Updated paragraph and Note 2 in Table 7-8 Phase and gain                                                                    |
|                                   |             | margin requirements.<br>Section 7.11 Zero Load Stability- Updated paragraphs.                                                                                   |
|                                   |             | Section 7.16 PWOK Signal Timing Requirements – Updated note in Figure 7-10 Configurable                                                                         |
|                                   |             | PWOK warning time timing diagram for High voltage power supplies.                                                                                               |
|                                   |             | Section 14.3 Safety Requirements and Standards - Removed duplicated paragraph i).                                                                               |
|                                   |             | Section 14.5 Telecommunications DC Mains Powered Power Supplies – Fixed typo in Note 1.                                                                         |
|                                   |             | Section 9.2 PWOK Signal (Output) - Corrected typo in the heading (removed input).                                                                               |
|                                   |             | Section 8.4 Input Over Current Protection – Added section.                                                                                                      |
|                                   |             | Section 9.1 PSON# Signal (Input) – Updated Figure 9-1 Required PSON# input signal circuit for two/three-state operation, for clarification.                     |
|                                   |             | Section 9.2 PWOK Signal (Output) – Updated Figure 9-5 PWOK circuit implementation, for                                                                          |
|                                   |             | clarification.                                                                                                                                                  |
|                                   |             | Section 9.1 PSON# Signal (Input) - Updated heading (removed duplicated "input" word).                                                                           |
|                                   |             | Section 9.3 SMBAlert# Signal (Output) - Updated heading (removed duplicated "output" word).                                                                     |
|                                   |             | Section 9.4 VINOK Signal (Output) - Updated heading (removed duplicated "output" word).                                                                         |
|                                   |             | Section 9.5 Imon Signal (Output) - Updated heading (removed duplicated "output" word).                                                                          |
|                                   |             | 185mm by 73.5mm M-CRPS mechanical drawing – Updated mechanical drawing to represent                                                                             |
|                                   |             | the different output voltage options (12V or 15V) and regular/reversed airflow                                                                                  |
|                                   |             |                                                                                                                                                                 |

|     | Section 2.1.1.3 +54VDC Input (Rack Power Input) – Updated paragraph and Figure 2-5 185mm                                                                                      |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | by 73.5mm form factor with bus bar connector input.                                                                                                                           |
|     | Section 12.1.44 IIN_OC_WARN_LIMIT (5Dh) – Added section.                                                                                                                      |
|     | Section 9.5 Imon Signal (Output) – Added note 4 in Table 9-5 Imon signal characteristics.<br>Section 9.5 Imon Signal (Output) – Added Figure 9-6 Imon block diagram concept.  |
|     | Supplemental Material B 185mm by 60mm M-CRPS mechanical drawing - Added card edge's                                                                                           |
|     | mechanical drawing with notch for +54V output M-CRPS and updated 12V output card edge.                                                                                        |
|     | Supplemental Material C 265mm by 73.5mm M-CRPS mechanical drawing - Added card edge's                                                                                         |
|     | mechanical drawing with notch for +54V output M-CRPS and updated 12V output card edge.                                                                                        |
|     | Section 2.4.3 +54VDC Input (Rack Power Input) – Updated Figure 2-9 185mm by 60mm form                                                                                         |
|     | factor with 277VAC/380VDC inlet connector.                                                                                                                                    |
|     | Section 9.5 Imon Signal (Output) - Updated Figure 9-6 Imon block diagram concept, added high                                                                                  |
|     | frequency filter and added Note 2.                                                                                                                                            |
|     | Section 8.4 Input Over Current Protection - Table 8-6 Input OCW Averaging window and<br>hysteresis moved from Section 8.4.1 to Section 8.4.                                   |
|     | Section 8.4.1 Input Over Current Warning – AC Input – Added cross reference to Section 12.1.44.                                                                               |
|     | Section 5.1.1 Power Factor and iTHD – Added notes 3, 4 & 5 in Table 5-2 iTHD requirements.                                                                                    |
|     | Section 5.1.9 Line Transient Specification – Added cross-reference to Supplemental Material Q.                                                                                |
|     | Additional Requirements on Input Line Transients.                                                                                                                             |
|     | Section 12.9 Security – Updated section.                                                                                                                                      |
|     | Section 7.16 PWOK Signal Timing Requirements – Updated cross-references and elaborated                                                                                        |
|     | return to default value condition.                                                                                                                                            |
|     | Section 7.15 Timing Requirements - Updated maximum Tpwok_off in Table 7-12 Timing                                                                                             |
|     | requirements and added Note 4.                                                                                                                                                |
|     | Section 5.1 High Voltage AC/DC Input Requirements - Table 5-1 Power factor requirements added Current iTHD (120VAC) requirements and added '<' symbols.                       |
|     | Section 7.16 PWOK Signal Timing Requirements - Updated note in Figure 7-10 Configurable                                                                                       |
|     | PWOK warning time timing diagram for High voltage power supplies, changed -5% to 11.40V.                                                                                      |
|     | Section 7.13.1 Current Share (Ishare) - Updated Ishare signal to 8V = 100% load                                                                                               |
|     | Section 9.5 Imon Signal (Output) - Table 9-5 Imon signal characteristics updated compliance voltage to 3.3V.                                                                  |
|     | Section 12.1.44 IIN_OC_WARN_LIMIT (5Dh) – Added Figure 12-10 Input OCW flowchart.                                                                                             |
|     | Section 2.4.3 +54VDC Input (Rack Power Input) – Added Figure 2-19 +54V Input connector                                                                                        |
|     | pinout.                                                                                                                                                                       |
|     | Section 2.4.4 -48VDC Input (Telecom) – Added Figure 2-21 -48V Inlet connector (Telecom) pinout.                                                                               |
|     | Section 12.7 Data & Sideband Serialization Interface (DSSI) – Updated section to have                                                                                         |
|     | compatibility with M-PESTI discovery command and virtual wires command and also a                                                                                             |
|     | compatible physical layer.                                                                                                                                                    |
|     | Supplemental Material J. 185mm by 73.5mm +54VDC input M-CRPS mechanical drawing –<br>Updated mechanical drawing.                                                              |
|     | Section 2.1.1.3 +54VDC Input (Rack Power Input) - Added note with cross reference to<br>Supplemental Material J.                                                              |
|     | Section 2.1.1.4 -48VDC Input (Telecom) - Added note with cross reference to Supplemental Material K.                                                                          |
|     | Section 12.9 Security – Updated Figure 12-45 Selected SPDM Messages.                                                                                                          |
|     | Section 12.1.47 Summary of PMBus commands – Added DAh MFR_SPDM command in Table 12-23 Summary of PMBus commands.                                                              |
|     | Section 4.2.5 Accelerometer Positions – Updated cross reference to Section 4.                                                                                                 |
|     | Section 4.2.5 Accelerometer Positions – Updated Figure 4-3 Accelerometer's locations in the                                                                                   |
|     | bottom of the 185mm by 73.5mm power supply.                                                                                                                                   |
|     | Section 4.2.5 Accelerometer Positions – Updated Figure 4-4 Accelerometer's locations in the                                                                                   |
|     | bottom of the 185mm by 60mm power supply.                                                                                                                                     |
|     | Section 4.2.5 Accelerometer Positions – Updated Figure 4-5 Accelerometer's locations in the                                                                                   |
|     | bottom of the 265mm by 73.5mm power supply.                                                                                                                                   |
|     | Section 4.2.9.1 185mm by 60mm Continuous Fan Speed Sweep – Added section.                                                                                                     |
|     | Section 4.2.9.2 185mm by 73.5mm Continuous Fan Speed Sweep Limit – Added section.                                                                                             |
|     | Section 4.2.9.3 265mm by 73.5mm Continuous Fan Speed Sweep Limit – Added section.                                                                                             |
|     | Section 2.1.1.3 +54VDC Input (Rack Power Input) – Updated Figure 2-5 185mm by 73.5mm form                                                                                     |
|     | factor with bus bar connector input.                                                                                                                                          |
|     | Section 12.7 Data & Sideband Serialization Interface (DSSI) – Updated section.<br>Section 12.8.2 Configuration File Header - Updated polynomial in Note of Table 12-47 Header |
|     | area.                                                                                                                                                                         |
|     | Section 12.8.3.1 LED Behavior Configuration Block - Updated Table 12-50 Power supply event                                                                                    |
|     | table.                                                                                                                                                                        |
| I I |                                                                                                                                                                               |

|                              |      | Contion 12.0.2.0 Plook Por Source on Fould Marning Condition Continuation Plack Devices 1                                                                         |
|------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              |      | Section 12.8.3.9 Black Box Save on Fault/Warning Condition Configuration Block - Removed                                                                          |
|                              |      | Section 12.8.3.6 Fans Configuration Block - Added note 2 to Table 12-55 Power supply fans thresholds.                                                             |
|                              |      | Section 12.8.3.8 Latch on Fault Condition Configuration Block - Updated Table 12-53 Power                                                                         |
|                              |      | supply latch on fault condition configuration block.                                                                                                              |
|                              |      | Section 12.8.3 Configuration Area Definition - Updated Table 12-48 Configuration block types.                                                                     |
|                              |      | Section 12.8 Configuration File - Added note to Figure 12-40 Main areas of the configuration file.                                                                |
|                              |      | Section 12.8.3.10 Miscellaneous Configuration Block - Updated section                                                                                             |
|                              |      | Section 12.8.3.5 Input Configuration Block - Updated note 2 in Table 12-54 Power supply input                                                                     |
|                              |      | thresholds.                                                                                                                                                       |
|                              |      | Section 12.8.5 Data Table Area Definition - Updated section.                                                                                                      |
|                              |      | Section 12.5.1 FW Image Mapping - Added Figure 12-25 In-System FW Update Memory                                                                                   |
|                              |      | Mapping.                                                                                                                                                          |
|                              |      | Section 12.5.4 Power Supply Operating Mode During and After Firmware Update - Updated                                                                             |
|                              |      | paragraph.                                                                                                                                                        |
|                              |      | Section 12.5.6 Firmware Update Process - Added Figure 12-27 PSU Boot flow during powering                                                                         |
|                              |      | ON.                                                                                                                                                               |
|                              |      | Section 12.5.7 Power Supply Commands - Updated MFR_MODEL to 24 bytes                                                                                              |
|                              |      | Section 12.5.7 Power Supply Commands - Updated Table 12-33 PSU FW Image header and                                                                                |
|                              |      | added notes.                                                                                                                                                      |
|                              |      | Section 12.1.47 Summary of PMBus commands - Added commands D1h, D2h and D3h in Table 12-23 Summary of PMBus commands.                                             |
|                              |      | Section 2.3 LED Marking and Identification - Deleted note 1.                                                                                                      |
|                              |      | Section 2.1.2.3 +54VDC Input (Rack Power Input) - Updated section                                                                                                 |
|                              |      | Section 5.2.1 Inlet Connector - Updated paragraph                                                                                                                 |
|                              |      | Section 5.2.6 Susceptibility Requirements - Updated paragraph                                                                                                     |
|                              |      | Section 7.13.1 Current Share (Ishare) - Added note 2 in Table 7-9 Additional Requirements on                                                                      |
|                              |      | current share behavior.                                                                                                                                           |
|                              |      | Section 12.1.44 IIN_OC_WARN_LIMIT (5Dh) - Updated Note 8.b and 9.a.                                                                                               |
|                              |      | Section 9.6.1 A0 Input Addressing - Added note 2 in Figure 9-7 Flow diagram to detect between                                                                     |
|                              |      | logic and analog SMBus addressing.                                                                                                                                |
|                              |      | Section 12.5.7 Power Supply Commands - Updated length of MFR_FW_REVISION command to                                                                               |
|                              |      | 5 bytes.                                                                                                                                                          |
|                              |      | Section 13.1 Component De-Rating - Removed ESD TBDs, added Transistor, GaAs, GaN,                                                                                 |
|                              |      | PHEMT (GaN) type in Table 13-1 Component de-rating guidelines.                                                                                                    |
|                              |      | Supplemental Material J. 185mm by 73.5mm +54VDC input M-CRPS mechanical drawing –                                                                                 |
|                              |      | Updated mechanical drawing (latch).                                                                                                                               |
|                              |      | Supplemental Material K. 185mm by 73.5mm -48VDC input M-CRPS mechanical drawing –                                                                                 |
|                              |      | Updated mechanical drawings, added airflow direction options.                                                                                                     |
|                              |      | Supplemental Material L. 185mm by 60mm -48VDC input M-CRPS mechanical drawing – Added                                                                             |
|                              |      | mechanical drawing and shifting the rest of the Supplemental Material subsections.<br>Section 12.1.47 Summary of PMBus commands – Added MFR_LINE_STATUS (E0h) and |
|                              |      | MFR_SYSTEM_LED_CNTL (E1h) commands to Table 12-23 Summary of PMBus commands.                                                                                      |
|                              |      | Section 12.8.3.1 LED Behavior Configuration Block – Updated Table 12-49 LED descriptor.                                                                           |
|                              |      | Section 12.1.46 MFR_SYSTEM_LED_CNTL (E1h) – Added subsection.                                                                                                     |
|                              |      | Section 12.1.44 IIN_OC_WARN_LIMIT (5Dh) - Updated Note 8.b and 9.a.                                                                                               |
|                              |      | Section 12.8.3.1 LED Behavior Configuration Block – Added mismatched event in Table 12-50                                                                         |
|                              |      | Power supply event table.                                                                                                                                         |
|                              |      | Section 12.1.45 MFR_LINE_STATUS (E0h) – Added section.                                                                                                            |
|                              |      | Section Acknowledgements – Updated section.                                                                                                                       |
|                              |      | Section III DC-MHS Family of Specifications – Added section.                                                                                                      |
|                              |      | Section 7.3 Auxiliary (Stand-by) Output - Added notes 1 and 2.                                                                                                    |
|                              |      | Formatted the entire document to have everything within the document margins.                                                                                     |
| September 27 <sup>th</sup> , | 1.00 | Removed Appendix A and B.                                                                                                                                         |
| 2022                         | RC3  | Fixed typos                                                                                                                                                       |
|                              |      |                                                                                                                                                                   |
| November 1 <sup>st</sup> ,   | 1.00 | Removed references to Appendix A and B in the table of contents.                                                                                                  |
| 2022                         | RC4  | Section 8.1.5 Over Current Protection & Over Power Protection (OCP & OPP) - Updated Figure                                                                        |
|                              |      | 8-22 PSU Output Current vs. Time.                                                                                                                                 |
|                              |      | Section 8.1.3.3 Over Current Warning Level 3 (OCW3) - Updated Table 8-2 OCW Thresholds                                                                            |
|                              |      | OCW3 column.                                                                                                                                                      |
|                              |      | Section 8.1.5 Over Current Protection & Over Power Protection (OCP & OPP)- Updated Table                                                                          |
|                              |      | 8-3 PSU vs. Load Behaviors – Constant Current and Primary Power Limit, Initial Constant                                                                           |
|                              |      | Current Setpoint.<br>Section 8.1.3.3 Over Current Warning Level 3 (OCW3) - Updated Figure 8-5 SMBAlert# flow.                                                     |
|                              |      | I SECTION 6. 1.3.3 OVER CUTTERIE WATHING LEVELS (OCVV3) - ODDATED FIDURE 8-3 SIVIBAIERT# 110W.                                                                    |

| Or stime 0.5 km and 0 m at (0, the date of Finner 0, 0 km and black discovery and and the date of |
|---------------------------------------------------------------------------------------------------|
| Section 9.5 Imon Signal (Output) - Updated Figure 9-6 Imon block diagram concept and updated      |
| notes.                                                                                            |
| Section 12.8.3.10 Miscellaneous Configuration Block - Added bit Imon/presence in Table 12-58      |
|                                                                                                   |
| Miscellaneous configuration block.                                                                |
| Section 2.6.2 185mm by 60mm Form Factor - Fixed typos in Table 2-5 60mm in width PSU              |
| pinout definition (swapped S1 thru S7 with S8 thru S14).                                          |
|                                                                                                   |
| Section 4.1 - Changed from Acoustic requirements to Overview.                                     |
| Section 4.1.9 Acoustical Requirements - Inserted page breaks to have 1 page per table.            |
| Section 4.1.9 Acoustical Requirements - Updated prominence ratio in Table 4-3 Home & Office       |
| PSU Acoustical Requirements, Table 4-4 General Data Center & Storage PSU Acoustical               |
|                                                                                                   |
| Requirements and Table 4-5 High Performance Computing PSU Acoustical Requirements.                |
| Section 12.4.7 Cold Redundancy Bus (CR BUS) - Updated resistor's values in Figure 12-23           |
| CR BUS signal circuit.                                                                            |
| 000                                                                                               |
| Section 12.8.5 Data Table Area Definition - Updated paragraph.                                    |
| Section 7.13 Forced Load Sharing - fixed typos in second paragraph: 8V at full load.              |

# Table of Contents

| ١.  | Lice  | nse    |                                              | 20 |
|-----|-------|--------|----------------------------------------------|----|
|     | Open  | Web    | Foundation (OWF) CLA                         | 20 |
|     | Ackno | wled   | gements                                      | 21 |
| ١١. | Sco   | pe     |                                              | 21 |
|     | . C   | C-MF   | IS Family of Specifications                  | 21 |
| 1   | Ove   | erview | /                                            | 22 |
| 2   | Me    | chani  | cal Overview                                 | 22 |
|     | 2.1   | Forr   | n Factor Outline                             | 23 |
|     | 2.1.  | 1      | 185mm by 73.5mm Form Factor                  | 23 |
|     | 2.1.  | 2      | 185mm by 60mm Form Factor                    | 25 |
|     | 2.2   | Han    | dle and Retention Latch                      | 27 |
|     | 2.3   | LED    | Marking and Identification                   | 28 |
|     | 2.4   | Inlet  | t Connector                                  | 30 |
|     | 2.4.  | 1      | 240VAC/240VDC Input                          | 30 |
|     | 2.4.2 |        | 277VAC/380VDC Input                          | 30 |
|     | 2.4.3 |        | +54VDC Input (Rack Power Input)              | 31 |
|     | 2.4.  | 4      | -48VDC Input (Telecom)                       | 32 |
|     | 2.5   | Labe   | el Outline and Artwork                       | 32 |
|     | 2.6   | Out    | put Connector Interface                      | 33 |
|     | 2.6.  | 1      | 185mm by 73.5mm Form Factor                  | 34 |
|     | 2.6.  | 2      | 185mm by 60mm Form Factor                    | 35 |
| 3   | The   | rmal   | Requirements                                 | 37 |
|     | 3.1   | Tem    | perature and Altitude Conditions             | 37 |
|     | 3.2   | Pow    | ver Supply Fan                               | 38 |
|     | 3.3   | The    | rmal Sensors                                 | 38 |
|     | 3.4   | Fan    | Speed Control                                | 38 |
|     | 3.4.  | 1      | Fan Speed Control Algorithm                  | 38 |
|     | 3.4.  | 2      | Fan Fault                                    | 39 |
|     | 3.4.  | 3      | System Fan Speed Override                    | 39 |
|     | 3.5   | Add    | itional Thermal and Airflow Characterization | 40 |
| 4   | Aco   | ustics | s and Vibration Requirements                 | 43 |
|     | 4.1   | Ove    | rview                                        | 43 |

|   | 4.1.1      | General, Laboratory, and Sampling Requirements     | 44 |
|---|------------|----------------------------------------------------|----|
|   | 4.1.2      | Test Environment                                   | 44 |
|   | 4.1.3      | Instrumentation                                    | 44 |
|   | 4.1.4      | Installation and Operation of the Power Supply     | 45 |
|   | 4.1.5      | Microphone Positions                               | 45 |
|   | 4.1.6      | Measurement of Acoustical Data                     | 46 |
|   | 4.1.7      | Operating Modes                                    | 46 |
|   | 4.1.8      | Calculation of Acoustical Values by Operating Mode | 49 |
|   | 4.1.9      | Acoustical Requirements                            | 50 |
|   | 4.1.10     | Reporting Requirements                             | 55 |
| 4 | .2 Vibr    | ration Requirements                                | 56 |
|   | 4.2.1      | General, Laboratory, and Requirements              | 56 |
|   | 4.2.2      | Test Environment                                   | 56 |
|   | 4.2.3      | Instrumentation                                    | 56 |
|   | 4.2.4      | Installation and Operation of the Power Supply     | 57 |
|   | 4.2.5      | Accelerometer Positions                            | 57 |
|   | 4.2.6      | Measurement of Acoustical Data                     | 58 |
|   | 4.2.7      | Operating Modes                                    | 58 |
|   | 4.2.8      | Calculation of Vibration Values to Report          | 58 |
|   | 4.2.9      | Vibration Requirements                             | 59 |
|   | 4.2.10     | Reporting Requirements                             | 61 |
| 5 | Electrical | I Input Requirements                               | 61 |
| 5 | .1 High    | n Voltage AC/DC Input Requirements                 | 61 |
|   | 5.1.1      | Power Factor and iTHD                              | 61 |
|   | 5.1.2      | Inlet Connector                                    | 62 |
|   | 5.1.3      | Input Voltage Specification                        | 62 |
|   | 5.1.4      | Line Isolation Requirements                        | 63 |
|   | 5.1.5      | Line Dropout/Holdup                                | 64 |
|   | 5.1.6      | Line Fuse                                          | 64 |
|   | 5.1.7      | Inrush Current                                     | 64 |
|   | 5.1.8      | Inrush Current High Voltage DC Input               | 67 |
|   | 5.1.9      | Line Transient Specification                       | 68 |
|   | 5.1.10     | Susceptibility Requirements                        | 69 |

|    | 5.1.11     | Electrostatic Discharge Susceptibility               | 69 |
|----|------------|------------------------------------------------------|----|
|    | 5.1.12     | Fast Transient/Burst                                 | 70 |
|    | 5.1.13     | Radiated Immunity                                    | 70 |
|    | 5.1.14     | Surge Immunity                                       | 70 |
|    | 5.1.15     | Voltage Interruptions                                | 70 |
|    | 5.1.16     | Power Recovery                                       | 70 |
|    | 5.1.17     | Minimum Input Inductance                             | 71 |
| 5. | 2 Low      | Voltage +54VDC Input Requirements (Rack Power Input) | 71 |
|    | 5.2.1      | Inlet Connector                                      | 71 |
|    | 5.2.2      | Input Voltage Specification                          | 71 |
|    | 5.2.3      | Fuse                                                 | 72 |
|    | 5.2.4      | Inrush Current                                       | 72 |
|    | 5.2.5      | Transients Requirements                              | 72 |
|    | 5.2.6      | Susceptibility Requirements                          | 72 |
|    | 5.2.7      | Input Dropout/Holdup                                 | 72 |
|    | 5.2.8      | Input Ripple Voltage                                 | 73 |
|    | 5.2.9      | Isolation Requirements                               | 73 |
| 5. | .3 Low     | Voltage -48VDC Input Requirements (Telecom)          | 73 |
|    | 5.3.1      | Inlet Connector                                      | 73 |
|    | 5.3.2      | Input Voltage Specification                          | 73 |
|    | 5.3.3      | Minimum Input Inductance                             | 73 |
|    | 5.3.4      | Input Impedance                                      | 74 |
|    | 5.3.5      | Inrush Current                                       | 74 |
|    | 5.3.6      | Fuse                                                 | 75 |
|    | 5.3.7      | Reversed Polarity Protection                         | 75 |
|    | 5.3.8      | Input dv/dt                                          | 75 |
|    | 5.3.9      | Input Ripple Voltage                                 | 76 |
|    | 5.3.10     | Input Reflected Ripple Current                       | 76 |
|    | 5.3.11     | Surge Immunity                                       | 76 |
|    | 5.3.12     | Inrush Current                                       | 76 |
| 6  | Efficiency | /                                                    | 77 |
|    | 6.1.1      | High Voltage AC/DC Input Power Supplies              | 77 |
|    | 6.1.2      | Low Voltage DC Input Power Supplies                  | 78 |

| 7 | Out    | out R | equirements                                                 | 78  |
|---|--------|-------|-------------------------------------------------------------|-----|
|   | 7.1    | Outp  | put Power/Currents                                          | 78  |
|   | 7.2    | Peak  | k Load Protection                                           | 79  |
|   | 7.3    | Auxi  | iliary (Stand-by) Output                                    | 80  |
|   | 7.4    | Volt  | age Regulation                                              | 80  |
|   | 7.5    | Dyna  | amic Loading                                                | 81  |
|   | 7.6    | Сара  | acitive Loading                                             | 82  |
|   | 7.7    | Grou  | unding                                                      | 82  |
|   | 7.8    | Clos  | ed Loop Stability                                           | 82  |
|   | 7.9    | Resi  | dual Voltage Immunity in Standby Mode                       | 83  |
|   | 7.10   | Soft  | Starting                                                    | 83  |
|   | 7.11   | Zero  | Dead Stability                                              | 83  |
|   | 7.12   | Hot   | Swap                                                        | 83  |
|   | 7.13   | Forc  | ed Load Sharing                                             | 84  |
|   | 7.13   | .1    | Current Share (Ishare)                                      | 84  |
|   | 7.13.2 |       | Main Output Voltage Regulation Droop                        | 86  |
|   | 7.13   | .3    | Current Sharing Load Step Response                          | 86  |
|   | 7.13   | .4    | Current Share with Margining                                | 86  |
|   | 7.13   | .5    | Current Share Activation                                    | 86  |
|   | 7.13   | .6    | Ishare Disconnect Circuitry                                 | 87  |
|   | 7.13   | .7    | Concurrent Maintenance                                      | 87  |
|   | 7.13   | .8    | Maximum Power Rating with Parallel PSUs                     | 87  |
|   | 7.13   | .9    | Current Share Signal Characteristics                        | 87  |
|   | 7.14   | Ripp  | ole/Noise                                                   | 88  |
|   | 7.15   | Timi  | ing Requirements                                            | 89  |
|   | 7.16   | PWC   | DK Signal Timing Requirements                               | 91  |
| 8 | Prot   | ectio | n Circuits                                                  | 92  |
|   | 8.1    | Maiı  | n Output                                                    | 93  |
|   | 8.1.3  | 1     | Current sense                                               | 93  |
|   | 8.1.2  | 2     | Averaging Mechanism                                         | 93  |
|   | 8.1.3  | 3     | Over Current Warning (OCW)                                  | 94  |
|   | 8.1.4  | 4     | Over Current Warning Behavioral Timing Diagrams             | 97  |
|   | 8.1.   | 5     | Over Current Protection & Over Power Protection (OCP & OPP) | 104 |

|    | 8.1.  | .6 Fast Output Current Sensing for Fast Over Current Warning |     |
|----|-------|--------------------------------------------------------------|-----|
|    | 8.1.  | .7 Over Voltage Protection (OVP)                             |     |
|    | 8.1.3 | .8 Under Voltage Protection (UVP)                            |     |
|    | 8.1.9 | .9 Over Temperature Warning (OTW)                            |     |
|    | 8.1.  | .10 Over Temperature Protection (OTP)                        |     |
|    | 8.2   | Auxiliary (Stand-by) Output                                  | 110 |
|    | 8.2.  | .1 Over Current Protection Behavior                          | 110 |
|    | 8.3   | Short Circuit Protection                                     | 111 |
|    | 8.4   | Input Over Current Protection                                | 111 |
|    | 8.4.  | .1 Input Over Current Warning – AC Input                     | 111 |
|    | 8.4.2 | .2 Input Over Current Warning – DC Input                     | 112 |
| 9  | Con   | ntrol and Indicator Functions                                | 112 |
|    | 9.1   | PSON# Signal (Input)                                         | 112 |
|    | 9.1.  | .1 Two-State Signal                                          | 112 |
|    | 9.1.2 | .2 Three-State Signal                                        | 113 |
|    | 9.2   | PWOK Signal (Output)                                         | 114 |
|    | 9.3   | SMBAlert# Signal (Output)                                    | 115 |
|    | 9.4   | VINOK Signal (Output)                                        | 115 |
|    | 9.5   | Imon Signal (Output)                                         | 116 |
|    | 9.6   | A0 and A1 Signals (Inputs)                                   | 118 |
|    | 9.6.  | .1 A0 Input Addressing                                       | 118 |
|    | 9.6.  | .2 A1 as Data & Sideband Serialization Interface (DSSI)      |     |
|    | 9.7   | Remote Sense And Return Sense / PSKILL                       |     |
| 10 | ) Ei  | nvironmental Requirements                                    |     |
|    | 10.1  | Temperature                                                  |     |
|    | 10.2  | Humidity                                                     |     |
|    | 10.3  | Altitude                                                     |     |
|    | 10.4  | Mechanical Shock                                             |     |
|    | 10.5  | Random Vibration                                             |     |
|    | 10.6  | Thermal Shock (Shipping)                                     |     |
| 11 | L FI  | RU Requirements                                              | 121 |
|    | 11.1  | FRU Data                                                     |     |
|    | 11.2  | Device Protocol                                              |     |

|    | 11.2.1  | Data Format                                                     |     |
|----|---------|-----------------------------------------------------------------|-----|
|    | 11.2.2  | Write Protection                                                | 123 |
| 12 | Firmw   | are Requirements                                                | 123 |
| 1  | 2.1 PM  | Bus                                                             | 123 |
|    | 12.1.1  | Related Documents                                               | 123 |
|    | 12.1.2  | Addressing                                                      | 123 |
|    | 12.1.3  | Hardware                                                        | 124 |
|    | 12.1.4  | PMBus Power Sourcing                                            | 124 |
|    | 12.1.5  | Pull Ups                                                        | 124 |
|    | 12.1.6  | Data Speed                                                      | 124 |
|    | 12.1.7  | Bus Errors                                                      | 125 |
|    | 12.1.8  | Additional SMBus hardware requirements                          | 125 |
|    | 12.1.9  | Writing to the power supply                                     | 125 |
|    | 12.1.10 | PAGE                                                            | 125 |
|    | 12.1.11 | PAGE_PLUS_WRITE and PAGE_PLUS_READ (05h/06h)                    | 125 |
|    | 12.1.12 | Sensors                                                         | 126 |
|    | 12.1.13 | Sensor Functionality in Different PSU States and Configurations | 127 |
|    | 12.1.14 | READ_PIN (97h)                                                  | 127 |
|    | 12.1.15 | READ_IOUT (8Ch)                                                 | 128 |
|    | 12.1.16 | READ_EIN (86h)                                                  | 128 |
|    | 12.1.17 | READ_EOUT (87h)                                                 | 129 |
|    | 12.1.18 | READ_EIN & READ_EOUT Formats                                    | 129 |
|    | 12.1.19 | COEFFICIENT (30h)                                               | 131 |
|    | 12.1.20 | Status Commands                                                 | 131 |
|    | 12.1.21 | Resetting Status Bits                                           | 132 |
|    | 12.1.22 | Default Limits for Warning and Faults                           | 133 |
|    | 12.1.23 | Resetting to Default Limits                                     | 133 |
|    | 12.1.24 | Faults and Error Checking                                       | 133 |
|    | 12.1.25 | Packet Error Checking                                           | 133 |
|    | 12.1.26 | Capability and Inventory Reporting                              | 133 |
|    | 12.1.27 | SMBAlert# Signal                                                | 134 |
|    | 12.1.28 | SMBAlert# Operation in Standby Mode                             | 135 |
|    | 12.1.29 | SMBALERT_MASK (1Bh)                                             | 135 |

| 12.1.30   | Alert Response Address (ARA)                                               | 135 |
|-----------|----------------------------------------------------------------------------|-----|
| 12.1.31   | Setting and Resetting the SMBAlert# Signal                                 | 135 |
| 12.1.32   | Fan Speed Control                                                          | 136 |
| 12.1.33   | FAN_CONFIG_1_2 (3Ah)                                                       | 136 |
| 12.1.34   | FAN_COMMAND_1 (3Bh)                                                        | 136 |
| 12.1.35   | READ_FAN_SPEED_1 (90h)                                                     | 136 |
| 12.1.36   | PSU Commands Supported For Testing Purposes                                | 136 |
| 12.1.37   | OT_WARN_LIMIT (51h)                                                        | 136 |
| 12.1.38   | IOUT_OC_WARN_LIMIT(4Ah)                                                    | 137 |
| 12.1.39   | Modification to 10.2.6 and 10.3 of PMBus Part II revision 1.2              | 137 |
| 12.1.40   | PMBUS_REVISION                                                             | 137 |
| 12.1.41   | Continuous Assertion After Clearing If Condition Is Still Present          | 137 |
| 12.1.42   | Conceptual View of How Status Bits and SMBAlert# Work                      | 137 |
| 12.1.43   | MFR_MAX_IOUT_CAPABILITY (F1h)                                              | 138 |
| 12.1.44   | IIN_OC_WARN_LIMIT (5Dh)                                                    | 139 |
| 12.1.45   | MFR_LINE_STATUS (E0h)                                                      | 145 |
| 12.1.46   | MFR_SYSTEM_LED_CNTL (E1h)                                                  | 154 |
| 12.1.47   | Summary of PMBus commands                                                  | 155 |
| 12.2 The  | ermal Closed Loop System Throttling (Thermal CLST)                         | 160 |
| 12.3 Sm   | nart Ride-Through (SmaRT)                                                  | 160 |
| 12.4 Col  | ld Redundancy                                                              | 160 |
| 12.4.1    | Overview                                                                   | 161 |
| 12.4.2    | Cold Standby Power Supply Operating State                                  | 162 |
| 12.4.3    | Powering on Cold Standby Supplies to Maintain Best Efficiency              | 163 |
| 12.4.4    | Powering on Cold Standby Supplies During a Fault or Over Current Condition | 163 |
| 12.4.5    | Cold Redundancy SMBus Commands                                             | 163 |
| 12.4.6    | Cold Redundant Signals                                                     | 164 |
| 12.4.7    | Cold Redundancy Bus (CR_BUS)                                               | 164 |
| 12.4.8    | System BMC Requirements                                                    | 165 |
| 12.4.9    | Power Supply Turn ON Function                                              | 166 |
| 12.5 In-9 | System Firmware Upload                                                     |     |
| 12.5.1    | FW Image Mapping                                                           |     |
| 12.5.2    | Summary of Commands & Capabilities Supported in Bootloader Mode            |     |

| 12.5.3               | LED Status                                                   | 168 |
|----------------------|--------------------------------------------------------------|-----|
| 12.5.4               | Power Supply Operating Mode During and After Firmware Update |     |
| 12.5.5               | Firmware Image Header                                        | 168 |
| 12.5.6               | Firmware Update Process                                      | 169 |
| 12.5.7               | Power Supply Commands                                        | 171 |
| 12.6 Bla             | ick Box                                                      | 173 |
| 12.6.1               | When is Data Saved to the Black Box?                         | 173 |
| 12.6.2               | Black Box Events                                             | 173 |
| 12.6.3               | Black Box Process                                            | 173 |
| 12.6.4               | Commands                                                     |     |
| 12.6.5               | Hardware Requirements                                        |     |
| 12.7 Da <sup>-</sup> | ta & Sideband Serialization Interface (DSSI)                 | 177 |
| 12.7.1               | Physical Layer                                               | 177 |
| 12.7.2               | Default configuration                                        | 178 |
| 12.7.3               | Electrical Characteristics                                   | 179 |
| 12.7.4               | DSSI Protocol Phases                                         | 179 |
| 12.7.5               | Interface Initialization                                     |     |
| 12.7.6               | Protocol                                                     |     |
| 12.7.7               | Command Set                                                  |     |
| 12.7.8               | Profiles                                                     |     |
| 12.8 Co              | nfiguration File                                             |     |
| 12.8.1               | Overview                                                     | 186 |
| 12.8.2               | Configuration File Header                                    |     |
| 12.8.3               | Configuration Area Definition                                |     |
| 12.8.4               | Embedded Code Area Definition                                | 194 |
| 12.8.5               | Data Table Area Definition                                   | 195 |
| 12.8.6               | Configuration File Creation                                  | 195 |
| 12.9 Sec             | curity                                                       | 195 |
| 12.9.1               | Measurement                                                  | 197 |
| 12.9.2               | Firmware Attestation                                         | 197 |
| 12.9.3               | Device Authentication                                        | 197 |
| 12.9.4               | Code Protection                                              | 197 |
| 13 Relia             | bility                                                       | 197 |

| 13.1  | Con    | nponent De-Rating                              | . 197 |
|-------|--------|------------------------------------------------|-------|
| 13.2  | Life   | Requirement                                    | . 206 |
| 13.3  | Mea    | antime Between Failures (MTBF)                 | . 207 |
| 13.4  | Reli   | ability Demonstration Test                     | . 207 |
| 13.5  | Fan    | Reliability Qualification                      | . 207 |
| 13.6  | Sold   | ler Assembly Qualification                     | . 209 |
| 13.7  | Woi    | rst Case Electrical Parts Tolerance Analysis   | .210  |
| 13.7  | 7.1    | Circuit Schematic Example                      | .210  |
| 13.7  | 7.2    | Collect Component Datasheets                   | .211  |
| 13.7  | 7.3    | Quantify Component Sources of Variation        | .211  |
| 13.7  | 7.4    | Circuit Transfer Function Determination        | . 212 |
| 13.7  | 7.5    | Non-Conforming Circuit                         | . 213 |
| 13.8  | Stre   | ss Life Test (STRIFE)                          | . 214 |
| 13.9  | Reli   | ability Validation                             | .214  |
| 13.10 | Т      | emperature Humidity                            | . 215 |
| 13.11 | N      | 1echanical Life                                | . 215 |
| 13.12 | P      | ower Cycling                                   | . 215 |
| 13.13 | S      | hock and Vibration                             | .216  |
| 14 R  | legula | ntory & Ecology Requirements                   | . 217 |
| 14.1  | Sco    | pe                                             | . 217 |
| 14.2  | EMO    | C Requirements and Standards                   | .217  |
| 14.3  | Safe   | ety Requirements and Standards                 | .217  |
| 14.4  | Fire   | and Electrical Enclosure                       | .218  |
| 14.4  | 4.1    | Safeguard Robustness                           | . 218 |
| 14.5  | Tele   | communications DC Mains Powered Power Supplies | .219  |
| 14.6  | Con    | nponents                                       | . 219 |
| 14.6  | 6.1    | Flammability requirements                      | . 219 |
| 14.6  | 6.2    | Capacitors                                     | . 220 |
| 14.7  | Тур    | e Testing                                      | . 223 |
| 14.7  | 7.1    | General                                        | . 223 |
| 14.7  | 7.2    | Wireless GSM Test                              | . 223 |
| 14.8  | Prod   | duction (Routine) Testing                      | . 226 |
| 14.8  | 8.1    | Dielectric Strength Testing                    | . 226 |

| 14.8.2 Ground Co        | ontinuity Testing                                   | 227 |
|-------------------------|-----------------------------------------------------|-----|
| 14.9 Energy Efficien    | cy Requirements and Standards                       | 227 |
| 14.10 Environment       | tal Requirements and Standards                      |     |
| 14.11 Applicable R      | oHS Exemptions                                      | 231 |
| 14.12 Sustainable       | Materials                                           | 231 |
| 14.13 EPEAT             |                                                     | 231 |
| 14.14 Design for Re     | ecyclability                                        | 232 |
| 14.15 Expectation       | of the Supplier                                     | 233 |
| 14.15.1 Change          | Notification                                        |     |
| 14.15.2 Require         | d Documentation                                     |     |
| 14.15.3 Regulat         | ory Model Designation                               |     |
| 14.16 Compliance        | Certifications                                      | 234 |
| 15 Quality Assurance    | 2                                                   |     |
| 15.1 Vendor Respor      | nsibility                                           |     |
| 15.1.1 General          |                                                     |     |
| 15.1.2 Scope            |                                                     |     |
| 15.2 Inspection         |                                                     |     |
| •                       | ility for Inspection/Test                           |     |
| 15.2.2 Inspectior       | and Test Procedure                                  | 237 |
| 15.2.3 Qualificati      | ion Inspection/Test Procedures                      | 237 |
| 15.2.4 Acceptance       | ce Inspection/Test                                  | 237 |
|                         |                                                     |     |
| 15.4 Rejection and F    | Retest                                              |     |
| 15.5 Corrective Acti    | on Program                                          |     |
| 15.6 Failure Analysis   | S                                                   |     |
| 15.7 Vendor Burn-Ir     | 1                                                   |     |
|                         | n-In                                                |     |
| 15.8.1 Preparation      | on for Delivery                                     |     |
| Supplemental Material A | . 185mm by 73.5mm M-CRPS mechanical drawing         |     |
| Supplemental Material B |                                                     |     |
| Supplemental Material C | , ,                                                 |     |
| Supplemental Material D |                                                     |     |
| Supplemental Material E | . 60mm in width M-CRPS card edge mechanical drawing |     |

| Supplemental Material F. | M-CRPS handle mechanical drawing                         | 273 |
|--------------------------|----------------------------------------------------------|-----|
| Supplemental Material G. | M-CRPS latch mechanical drawing                          | 275 |
| Supplemental Material H. | M-CRPS latch plastic grip option 1 (snap-in version)     | 277 |
| Supplemental Material I. | M-CRPS latch plastic grip option 2 (over molded version) | 279 |
| Supplemental Material J. | 185mm by 73.5mm +54VDC input M-CRPS mechanical drawing   | 281 |
| Supplemental Material K. | 185mm by 73.5mm -48VDC input M-CRPS mechanical drawing   | 287 |
| Supplemental Material L. | 185mm by 60mm -48VDC input M-CRPS mechanical drawing     | 291 |
| Supplemental Material M. | DC input impedance measurement procedure                 | 295 |
| Supplemental Material N. | Reference Distorted Waveforms                            | 299 |
| Supplemental Material O. | Luminosity Measurements                                  | 310 |
| Supplemental Material P. | Exhaust Temperature Measurement                          | 312 |
| Supplemental Material Q. | Additional Requirements on Input Line Transients         | 315 |

## I. License

## Open Web Foundation (OWF) CLA

Contributions to this Specification are made under the terms and conditions set forth in Open Web Foundation Modified Contributor License Agreement ("OWF CLA 1.0") ("Contribution License") by:

- Advanced Micro Devices, Inc.
- Dell, Inc.
- Google LLC
- Hewlett Packard Enterprise Company
- Intel Corporation
- Meta Platforms, Inc.
- Microsoft Corporation

Usage of this Specification is governed by the terms and conditions set forth in Open Web Foundation Modified Final Specification Agreement ("OWFa 1.0") ("Specification License").

You can review the applicable OWFa1.0 Specification License(s) referenced above by the contributors to this Specification on the OCP website at <u>http://www.opencompute.org/participate/legal-documents/</u> For actual executed copies of either agreement, please contact OCP directly.

#### Notes:

1. The above license does not apply to the Appendix or Appendices. The information in the Appendix or Appendices is for reference only and non-normative in nature.

NOTWITHSTANDING THE FOREGOING LICENSES. THIS SPECIFICATION IS PROVIDED BY OCP "AS IS" AND OCP EXPRESSLY DISCLAIMS ANY WARRANTIES (EXPRESS, IMPLIED, OR OTHERWISE), INCLUDING IMPLIED WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, OR TITLE, RELATED TO THE SPECIFICATION. NOTICE IS HEREBY GIVEN, THAT OTHER RIGHTS NOT GRANTED AS SET FORTH ABOVE, INCLUDING WITHOUT LIMITATION, RIGHTS OF THIRD PARTIES WHO DID NOT EXECUTE THE ABOVE LICENSES, MAY BE IMPLICATED BY THE IMPLEMENTATION OF OR COMPLIANCE WITH THIS SPECIFICATION. OCP IS NOT RESPONSIBLE FOR IDENTIFYING RIGHTS FOR WHICH A LICENSE MAY BE REQUIRED IN ORDER TO IMPLEMENT THIS SPECIFICATION. THE ENTIRE RISK AS TO IMPLEMENTING OR OTHERWISE USING THE SPECIFICATION IS ASSUMED BY YOU. IN NO EVENT WILL OCP BE LIABLE TO YOU FOR ANY MONETARY DAMAGES WITH RESPECT TO ANY CLAIMS RELATED TO, OR ARISING OUT OF YOUR USE OF THIS SPECIFICATION, INCLUDING BUT NOT LIMITED TO ANY LIABILITY FOR LOST PROFITS OR ANY CONSEQUENTIAL, INCIDENTAL, INDIRECT, SPECIAL OR PUNITIVE DAMAGES OF ANY CHARACTER FROM ANY CAUSES OF ACTION OF ANY KIND WITH RESPECT TO THIS SPECIFICATION, WHETHER BASED ON BREACH OF CONTRACT, TORT (INCLUDING NEGLIGENCE), OR OTHERWISE, AND EVEN IF OCP HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

## Acknowledgements

With the hope of making this specification useful for the entire OCP community, we acknowledge and appreciate the contributions, review, and feedback from various individuals and companies that participated in DC-MHS.

## II. Scope

The present specification defines all the requirements for an M-CRPS internal redundant power supply used in Open Compute Project that could be used in different environments like home/office, datacenter, and high-performance computing, hence harmonizing the server power supply requirements used in the industry with the purpose of creating a standard specification that the customers and vendors of Enterprise and Hyperscale can use for their products.

Any supplier seeking OCP recognition for a hardware product based on this specification must be 100% compliant with any and all features or requirements described in this specification.

## III. DC-MHS Family of Specifications

The Data Center – Modular Hardware System (DC-MHS) family of specifications are written to enable interoperability between key elements of datacenter and enterprise infrastructure by providing consistent interfaces and form factors among modular building blocks. At the time of this publication there are the following specification workstreams:

- M-FLW (Modular Hardware System FulL Width Specification) Host Processor Module (HPM) form factor specification optimized for using the full width of a Standard EIA-310-D Rack mountable server. The specification is not limited to use within the EIA-310 Rack but is used to serve as a template for a common target where the design is expected to be utilized.
- M-DNO (Modular Hardware System Partial Width Density Optimized Specification) Host Processor Module (HPM) specification targeted to partial width (i.e. ½ width or ¾ width) form factors. Such form factors are often depth challenged and found not only in enterprise applications but also in Telecommunications, Cloud and Edge Deployments. While the EIA-310 Rack implementation is chosen as a key test case for use, the specification is not limited to use within the EIA-310-D Rack but is used to serve as a template for a common target where the design is expected to be utilized.
- M-CRPS (Modular Hardware System Common Redundant Power Supply Specification) Specifies the power supply solutions and signaling expected to be utilized by DC-MHS compatible systems.
- M-PIC (Modular Hardware System Platform Infrastructure Connectivity Specification) Specifies common elements needed to interface a Host Processor Module (HPM) to the platform/chassis infrastructure elements/subsystems. Examples include power management, control panel and cooling amongst others.
- **M-XIO** (Modular Hardware System Extensible I/O) Specifies the high-speed connector hardware strategy. An M-XIO source connector enables entry and exit points between sources such as Motherboards, Host Processor Modules & RAID Controllers with peripheral subsystems such as

PCIe risers, backplanes, etc. M-XIO includes the connector, high speed and management signal interface details and supported pinouts.

M-PESTI (Modular Hardware System Peripheral Sideband Tunneling Interface) – Specifies a standard method for discovery of subsystems, self-describing attributes, and status (e.g., versus a priori knowledge/hard coding firmware and BIOS for fixed/limited configurations). Examples: vendor/module class, physical connectivity descriptions, add-in card presence, precise source to destination cable coupling determination.

**Current Connector List** – Vendor and part number information for all connectors referenced by DC-MHS specifications, updated as needed. Full URL: <a href="https://docs.google.com/spreadsheets/d/1Vq">https://docs.google.com/spreadsheets/d/1Vq</a> JxzZ43ysxBNHJ928vnzIcshA95GYGocaKmJCBC80/

To access additional DC-MHS specifications please visit the OCP Server Project Wiki - Working

## 1 Overview

The Modular Hardware System Common Redundant Power Supply (M-CRPS) Base Specification addresses multiple form factors that includes 185mm by 73.5mm (Length x width), 185mm by 60mm, and 265mm by 73.5mm all of them in 1U height and having different input connector types and voltage ranges like 240VAC/240VDC, 277VAC/380VDC, +54VDC for rack input power using a bus bar connector, and a -48VDC input for the Telecom industry. All the variations of the M-CRPS share the same electrical output interface.

Given the necessity of having some differentiation in the industry, the M-CRPS Base Specification can accommodate the preferences of different OEMs by choosing details like:

- LED blinking pattern
- latch finger grip color and design.
- Label artwork
- FRU content
- Packaging options

Along with the aforementioned customizations the M-CRPS introduces a new concept of Configuration File described in *Section 12.8*, with this feature the OEM can change the default configuration of most of the thresholds in the power supply and some of its signal timings as well as a new serial interface called Data & Sideband Serialization Interface (DSSI) described in *Section 12.8.3.10* with the purpose of be utilized as an I/O expander providing flexibility for the side-band signals of the M-CRPS, thus avoiding the need of changing the output connector in the future.

## 2 Mechanical Overview

The physical sizes of the power supply enclosures are defined below. The power supply shall contain a fan for self-cooling. The power supply has a card edge output that interfaces with a high-power card edge

connector in the system. The AC/DC plugs directly into the external face of the power supply. Refer to the following subsections for details.

## 2.1 Form Factor Outline

There are three main form factors addressed by this specification, they differ in width both sharing the same length and height: 185x73.5x40mm (LxWxH) and 185x60x40mm (LxWxH), and a third one having the following dimensions 265x73.5x40mm (LxWxH). *Figure 2-1* shows the 3D models of the three main form factors.



Figure 2-1 Form factors side by side (Front view), from left to right: 185mm by 73.5mm, 185mm by 60mm and 265mm by 73.5mm.

#### 2.1.1 185mm by 73.5mm Form Factor

*Figure 2-2* shows the outline for the 185mm by 73.5mm M-CRPS form factor, the power supply can support single or dual rotor fan depending on the application; single rotor fan is shown in the figure.



Figure 2-2 185mm by 73.5mm in width form factor outline

*Note:* Height of the power supply is 40mm in the fan area and 39mm on the rest of the case, for more details see *Supplemental Material A* 

#### 2.1.1.1 240VAC/240VDC Input

*Figure 2-3* shows a front/rear isometric view of the 185mm by 73.5mm form factor using the C14 inlet connector. Same representation applies for the 265mm by 73.5mm form factor.



Figure 2-3 185mm by 73.5mm form factor with IEC320-C14 inlet connector as example

#### 2.1.1.2 277VAC/380VDC Input

*Figure 2-4* shows a front/rear isometric view of the 185mm by 73.5mm form factor using the 277VAC/380VDC inlet connector (refer to *Section 2.4.2 277VAC/380VDC Input* for more information). Same representation applies for the 265mm by 73.5mm form factor.



Figure 2-4 185mm by 73.5mm form factor with 277VAC/380VDC inlet connector

#### 2.1.1.3 +54VDC Input (Rack Power Input)

*Figure 2-5* shows a front/rear isometric view of the 185mm by 73.5mm form factor using the +54VDC Input Receptacle Connector for +54V input applications. Same representation applies for the 265mm by 73.5mm form factor.



Figure 2-5 185mm by 73.5mm form factor with bus bar connector input

*Note:* Refer to *Supplemental Material J* for detailed mechanical drawing.

#### 2.1.1.4 -48VDC Input (Telecom)

*Figure 2-6* shows a front/rear isometric view of the 185mm by 73.5mm form factor using the -48VDC Input Receptacle Connector (refer to *Section 2.4.4 -48VDC Input (Telecom)* for more information). Same representation applies for the 265mm by 73.5mm form factor.



Figure 2-6 185mm by 73.5mm form factor with -48VDC input connector

Note: Refer to Supplemental Material K for detailed mechanical drawing.

#### 2.1.2 185mm by 60mm Form Factor

*Figure 2-7* shows the outline for the 185mm by 60mm M-CRPS form factor, the power supply shall support single rotor fan.



Figure 2-7 60mm in Width form factor outline

*Note:* Height of the power supply is 40mm in the fan area and 39mm on the rest of the case, for more details see *Supplemental Material B* 

#### 2.1.2.1 240VAC/240VDC Input

*Figure 2-8* shows a front/rear isometric view of the 185mm by 60mm form factor using the C14 inlet connector.



Figure 2-8 185mm by 60mm form factor with IEC320-C14 inlet connector as example

#### 2.1.2.2 277VAC/380VDC Input

*Figure 2-9* shows a front/rear isometric view of the 185mm by 60mm form factor using the 277VAC/380VDC inlet connector (refer to *Section 2.4.2 277VAC/380VDC Input* for more information).



Figure 2-9 185mm by 60mm form factor with 277VAC/380VDC inlet connector

#### 2.1.2.3 +54VDC Input (Rack Power Input)

There is currently no +54V Input (Rack Power Input) type M-CRPS using the 185mm by 60mm form factor.

#### 2.1.2.4 -48VDC Input (Telecom)

*Figure 2-10* shows a front/rear isometric view of the 185mm by 60mm form factor using the -48VDC Input Receptacle Connector (refer to *Section 2.4.4 -48VDC Input (Telecom)* for more information).



Figure 2-10 60mm form factor with -48VDC input connector

#### 2.2 Handle and Retention Latch

The power supply shall have a fixed water-clear polycarbonate illuminated handle to assist insertion and extraction, *Figure 2-12* shows the 3D representation of the handle. The operator shall be able to insert

and extract the power supply without the assistance of tools. The power supply shall have a latch which retains the power supply into the system and prevents the power supply from being inserted or extracted from the system when the AC/DC power cord is inserted into the power supply. The handle shall protect the operator from any burn hazard. The finger grip color and shape can be customized.



Figure 2-11 Retention latch example

**Note:** For details about the dimensions of the latch and finger grip options see *Supplemental Material G, Supplemental Material H,* and *Supplemental Material I.* 



Figure 2-12 M-CRPS illuminated handle

Note: For details about the dimensions please see Supplemental Material F.

#### 2.3 LED Marking and Identification

The power supply shall use a bicolor LED, Green & Amber. Below table shows the LED states for each power supply operating state and the LED's wavelength characteristics.

| Table 2-1 LED Characteristics                         |        |          |  |  |  |  |  |
|-------------------------------------------------------|--------|----------|--|--|--|--|--|
| Nominal λd Wavelength Luminosity (cd/m <sup>2</sup> ) |        |          |  |  |  |  |  |
| Green                                                 | 525 nm | 500 ±100 |  |  |  |  |  |
| Amber 590 nm 500 ±100                                 |        |          |  |  |  |  |  |

Notes:

1. For luminosity measurements please refer to *Supplemental Material O Luminosity Measurements*.

The handle shall be illuminated by LEDs mounted on a flex PCB in the rear that terminates to the control board in the front of the power supply as shown in *Figure 2-13* below.



Figure 2-13 Flex PCB with LEDs installed in a 185mm by 73.5mm form factor as example

Two sets of two LEDs (four LEDs total) shall be located at the end of the flex PCB as shown in *Figure 2-14* below; two (green and amber) at the top bifurcation and two (green and amber) at the bottom bifurcation.



Figure 2-14 Flex PCB 3D representation showing the location of the LEDs

*Note:* The same flex PCB could be leveraged for the fan power and signals connection to have a cleaner solution.

The LEDs shall be controlled by Firmware to easily change blink rates and colors for the different states using update to the PSU secondary side Firmware's configuration file as defined in *Section 12.8.3.1 LED Behavior Configuration Block*. This allow the M-CRPS to be reprogrammed to match different customer's LED state requirements.

## 2.4 Inlet Connector

The power supply can have different inlet connectors depending on the input voltages, current rating and type of connection that could be directly interfacing with a bus bar in a rack or through a power cord.

#### 2.4.1 240VAC/240VDC Input

To comply with international regulations IEC320-C14 inlet connector shall be used when a maximum of 10 Amperes is required by the power supply. IEC320-C16 can be used to support higher exhaust temperatures in the power supply at 10 Amperes. A picture of the IEC320-C14 inlet connector is shown in the figure below.



Figure 2-15 IEC320 C14 Inlet connector example

To comply with international regulations IEC320-C20 inlet connector shall be used when a maximum of 16 Amperes is required by the power. Additionally, IEC320-C22 can be used to support higher exhaust temperatures in the power supply at 16 Amperes.



*Figure 2-16 IEC320-C20 Inlet connector example* 

#### 2.4.2 277VAC/380VDC Input

The 277VAC/380VDC inlet connector is shown in below figure, for more information about vendors and part numbers refer to: documentation of connector vendors and part numbers located at <u>DC-MHS</u> <u>Connector Information</u>.



Figure 2-17 277VAC/380VDC inlet connector

#### 2.4.3 +54VDC Input (Rack Power Input)

A bus bar type connector shall be used when using a direct bus bar connection for the input of the power supply to interface with +54VDC rack power delivery, the connector shall be properly sized for the required input current of the power supply. An example of this type of connector is shown in the following figure.



Figure 2-18 +54V Input connector example



Figure 2-19 +54V Input connector pinout

for more information about vendors and part numbers refer to: documentation of connector vendors and part numbers located at <u>DC-MHS Connector Information</u>.

#### 2.4.4 -48VDC Input (Telecom)

The -48VDC Input Receptacle Connector is shown in below figure, for more information about vendors and part numbers refer to: documentation of connector vendors and part numbers located at <u>DC-MHS</u> <u>Connector Information</u>.



Figure 2-20 -48VDC inlet connector example (Telecom)

*Note:* This connector requires the mating -48VDC Power plug for the power cord, refer to <u>DC-</u><u>MHS Connector Information</u> for information about vendors and part numbers.



Figure 2-21 -48V Inlet connector (Telecom) pinout

## 2.5 Label Outline and Artwork

All the supported power supply form factors shall have a space of 115x52mm for the label, an example of the label artwork is shown in the figure below. Refer to specific OEM artwork and drawing for more details about the required information like company name, addresses, etc.



Figure 2-22 PSU Label artwork example

## 2.6 Output Connector Interface

The output connector interface for the form 185mm by 73.5 and the 185mm by 60mm factors include the same amount of signal and power connections, the difference in the 185mm by 60mm form factor is the reduced contact area of the Ground and Power connections. *Figure 2-23* shows 3D representations of the two different card edge interfaces, mechanical details are shown in *Supplemental Material D* for the 185mm by 73.5mm form factor and *Supplemental Material E* for the 185mm by 60mm form factor.



Figure 2-23 a) 185mm by 60mm card edge for 12V output power supplies, b) 185mm/265mm by 73.5mm card edge for 12V output power supplies, c) 185mm by 60mm card edge for 54V output power supplies, d) 185mm/265mm by 73.5mm card edge for 54V output power supplies.

#### 2.6.1 185mm by 73.5mm Form Factor

| Table 2-2 185mm/265mm by 73.5mm M-CRPS almensions and receptacle connector    |                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Dimensions         M-CRPS-185-73.5:         40mm x 73.5mm x 185mm (H x W x L) |                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Output connector                                                              | These form factors use the 73.5mm Output Receptacle Connector (4.35mm offset) or 73.5mm Receptacle Connector (4.35mm offset) depending on the application. Refer to documentation of connector vendors and part numbers located at: <u>DC-MHS Connector Information</u> . |  |  |  |  |  |

Table 2-2 185mm/265mm by 73.5mm M-CRPS dimensions and receptacle connector



Figure 2-24 185mm/265mm by 73.5mm Power supply's output pin numbering

*Note:* Pin numbering is shown based on listed connectors in *Table 2-2*.

The power supply card edge pinout for the 73.5mm in width PSU form factor is defined in the below table.

| Ν    | lame                      | High pwr<br>conn <sup>2</sup> | Regular<br>conn <sup>1</sup> | Regular<br>conn <sup>1</sup> | High pwr<br>conn <sup>2</sup> | Nam                       | e    |
|------|---------------------------|-------------------------------|------------------------------|------------------------------|-------------------------------|---------------------------|------|
|      | GND                       |                               | A1                           | B1                           |                               | GND                       |      |
|      | GND                       | P1                            | A2                           | B2                           | P7                            | GND                       |      |
|      | GND                       |                               | A3                           | B3                           |                               | GND                       |      |
|      | GND                       |                               | A4                           | B4                           |                               | GND                       |      |
| GND  |                           | P2                            | A5                           | В5                           | P8                            | GND                       |      |
| GND  |                           |                               | A6                           | B6                           |                               | GND                       |      |
|      | GND                       |                               | A7                           | В7                           |                               | GND                       |      |
| GND  |                           | P3                            | A8                           | B8                           | Р9                            | GND                       |      |
| GND  |                           |                               | A9                           | B9                           |                               | GND                       |      |
| +12V | Empty (N.C.) <sup>8</sup> | P4 <sup>6</sup>               | A10                          | B10                          | P10 <sup>6</sup>              | Empty (N.C.) <sup>8</sup> | +12V |

Table 2-3 73.5mm in width PSU pinout definition

| +12V     | Empty (N.C.) <sup>8</sup>    |                 | A11 | B11 |                  | Empty (N.C.) <sup>8</sup>       | +12V |
|----------|------------------------------|-----------------|-----|-----|------------------|---------------------------------|------|
| +12V     | Empty (N.C.) <sup>8</sup>    |                 | A12 | B12 |                  | Empty (N.C.) <sup>8</sup>       | +12V |
| +12V     | +54V                         |                 | A13 | B13 |                  | +54V                            | +12V |
| +12V     | +54V                         | P5 <sup>6</sup> | A14 | B14 | P11 <sup>6</sup> | +54V                            | +12V |
| +12V     | +54V                         |                 | A15 | B15 |                  | +54V                            | +12V |
| +12V     | +54V                         |                 | A16 | B16 |                  | +54V                            | +12V |
| +12V     | +54V                         | P66             | A17 | B17 | P12 <sup>6</sup> | +54V                            | +12V |
| +12V     | +54V                         |                 | A18 | B18 |                  | +54V                            | +12V |
|          | PMBus SDA                    | S1              | A19 | B19 | S8               | A0 (SMBus address) <sup>5</sup> |      |
|          | PMBus SCL                    | S2              | A20 | B20 | S9               | A1 (SMBus address) <sup>4</sup> |      |
|          | PSON#                        | S3              | A21 | B21 | S10              | +12VSB                          |      |
|          | SMBAlert#                    | S4              | A22 | B22 | S11              | Cold Redundancy Bus             |      |
| Return   | Sense / PS_KILL <sup>7</sup> | S5              | A23 | B23 | S12              | 12V load share bus              |      |
| +12V/+54 | +12V/+54V Remote sense       |                 | A24 | B24 | S13              | Imon <sup>3</sup>               |      |
| PWOK     |                              | S7              | A25 | B25 | S14              | VINOK                           |      |

#### Notes:

- 1. Regular 50-pin card edge connector *Table 2-2*.
- 2. High power connector listed in *Table 2-2*.
- 3. *Imon* output signal current information based on 12V main output's loading condition, please see details in *Section 9.5 Imon Signal (Output)*.
- 4. A1 pin shall support bi-directional serialization mechanism described in *Section 12.7 Data & Sideband Serialization Interface (DSSI)*.
- 5. A0 pin shall be connected to an ADC input in the secondary side MCU to support up to 6 SMBus addresses, levels are described in *Section 9.6.1 A0 Input Addressing*.
- 6. These power contacts can be +12V or +54V depending on the output voltage of the power supply.
- 7. This pin is dual purpose, for more information refer to *Section 9.7 Remote Sense And Return Sense / PSKILL.*
- 8. +54V output M-CRPS card edge has a notch in this location, refer to *Supplemental Material D. 73.5mm in width M-CRPS card edge mechanical drawing*.

#### 2.6.2 185mm by 60mm Form Factor

| Tuble 2-4 185mm by 60mm M-CRPS unitensions and receptucie connector |                                                                              |  |  |  |  |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|
| Dimensions M-CRPS-185-60: 40mm x 60mm x 185mm (H x W x L)           |                                                                              |  |  |  |  |  |
| Output connector                                                    | This form factor uses the 60mm Output Receptacle Connector (3.74mm offset).  |  |  |  |  |  |
|                                                                     | Refer to documentation of connector vendors and part numbers located at: DC- |  |  |  |  |  |
|                                                                     | MHS Connector Information.                                                   |  |  |  |  |  |

#### Table 2-4 185mm by 60mm M-CRPS dimensions and receptacle connector



Figure 2-25 185mm by 60mm Power supply's output pin numbering

Note: Pin numbering is shown based on listed connectors in Table 2-4.

The power supply card edge pinout for the 60mm in width PSU form factor is defined in the below table.

| Na        |                          | Conn. pin | Conn. pin |                                    | me                     |
|-----------|--------------------------|-----------|-----------|------------------------------------|------------------------|
|           | GND                      |           |           | GND                                |                        |
|           | GND                      | PT1       | PB1       | GND                                |                        |
|           | GND                      |           |           | GND                                |                        |
|           | GND                      |           |           | GND                                |                        |
|           | GND                      | PT2       | PB2       | GND                                |                        |
|           | GND                      |           |           | GND                                |                        |
| Empty (no | o connection)6           |           |           | Empty (no co                       | nnection) <sup>6</sup> |
| Empty (no | connection) <sup>6</sup> | PT3       | PB3       | Empty (no co                       | nnection) <sup>6</sup> |
| Empty (no | connection) <sup>6</sup> |           |           | Empty (no connection) <sup>6</sup> |                        |
| +12V      | +54V                     |           |           | +54V                               | +12V                   |
| +12V      | +54V                     | PT4⁵      | PB4⁵      | +54V                               | +12V                   |
| +12V      | +54V                     |           |           | +54V                               | +12V                   |
| +12V      | +54V                     |           |           | +54V                               | +12V                   |
| +12V      | +54V                     | PT5⁵      | PB5⁵      | +54V                               | +12V                   |
| +12V      | +54V                     |           |           | +54V                               | +12V                   |
|           | PMBus SDA                | S1        | S8        | A0 (SMBus ad                       | ldress) <sup>3</sup>   |
|           | PMBus SCL                | S2        | S9        | A1 (SMBus address) <sup>2</sup>    |                        |
| PSON#     |                          | S3        | S10       | +12VSB                             |                        |
| SMBAlert# |                          | S4        | S11       | Cold Redunda                       | ancy Bus               |
| Return Se | ense / PS_KILL           | S5        | S12       | 12V load shar                      | re bus                 |
| +12V R    | emote sense <sup>4</sup> | S6        | S13       | Imon <sup>1</sup>                  |                        |
| PWOK      |                          | S7        | S14       | VINOK                              |                        |

Table 2-5 60mm in width PSU pinout definition

Notes:

1. *Imon* output signal current information based on 12V main output's loading condition, please see details in *Section 9.5 Imon Signal (Output)*.

- 2. A1 pin shall support bi-directional serialization mechanism described in *Section 12.7 Data & Sideband Serialization Interface (DSSI)*.
- 3. A0 pin shall be connected to an ADC input in the secondary side MCU to support up to 6 SMBus addresses, levels are described in *Section 9.6.1 A0 Input Addressing*.
- 4. This pin is dual purpose, for more information refer to *Section 9.7 Remote Sense And Return Sense / PSKILL*.
- 5. These power contacts can be +12V or +54V depending on the output voltage of the power supply.
- 6. +54V output M-CRPS card edge has a notch in this location, refer to *Supplemental Material E. 60mm in width M-CRPS card edge mechanical drawing*.

# 3 Thermal Requirements

The following subsections describe the power supply thermal test conditions. The power supply is intended to be installed in a system in which the power supply will support limited operation up to an inlet temperature of 70°C during loss of redundancy conditions, however the typical maximum operating ambient power supply's inlet temperature is 55°C.

# 3.1 Temperature and Altitude Conditions

All internal components in the power supply shall meet their respective temperature specifications and lifetime requirements for each condition in *Table 3-1 Power supply thermal test conditions*.

All airflow shall pass through the internal volume of the power supply and not over the exterior surfaces of the power supply.

| PSU configuration | Load on a power<br>supply | AC/DC input    | Inlet Temp.<br>(2286m Altitude²) | Texit Max <sup>3</sup> |
|-------------------|---------------------------|----------------|----------------------------------|------------------------|
| 1+0               | 100% Max load             | Min nominal to | 50°C                             | 70°C                   |
| N+0               |                           | Max nominal    | 55°C                             | 75°C                   |
|                   |                           |                | 70°C <sup>1</sup>                | 90°C 1                 |
| N+N               | 55% rated load            | Min nominal to | 55°C                             | 70°C                   |
|                   |                           | Max nominal    | 60°C                             | 75⁰C                   |

Table 3-1 Power supply thermal test conditions

Notes:

- 1. This condition shall be supported only once in the life of the power supply for 24 hours straight, and the temperature limit for the components will be based on their maximum Tj -10°C. To support this condition the PSU will need to have a mylar coating in all the metal parts in the rear part of the chassis.
- 2. A maximum of 3000m might be required for some models of power supplies, this requirement shall be stated in the design specification of a given model.
- 3. Texit (Exhaust temperature) shall be measured using the procedure described in *Supplemental Material P. Exhaust Temperature Measurement.*

All conditions in the table above shall be supported assuming free delivery which corresponds to 0 inches H2O of back pressure. For PCBs with SMD power components, the maximum operating temperature shall be kept below Tg  $-10^{\circ}$ C, for example an FR4 material with a Tg =  $130^{\circ}$ C shall be kept below  $120^{\circ}$ C. 20C air temperature rise is allowed for 100% load from the inlet to the exhaust of the power supply, and 15C air

temperature rise is allowed for 70% load. SMBAlert# shall not assert under any of the operating conditions stated in the above table unless configured in the configuration file. The max load on the power supply may vary based on input voltage. The rated load stated in *Section 7.1 Output Power/Currents* shall be used when testing at lower input voltages.

The power supply must always meet UL enclosure requirements for temperature rise limits. All sides of the power supply with exception to the air exhaust side must be classified as "Handle, knobs, grips, etc. held for short periods of time only".

# 3.2 Power Supply Fan

The fan shall use either a Hall IC (in addition to hall sensor) OR should have an internal circuit & / or FW for noise immunity. Additionally, the fan shall be certified by any accredited lab for IEC61000-4-3 (radiated Magnetic Immunity) & IEC61000-4-8 (Power Frequency Magnetic Field Immunity).

L10 data at 70°C and 90°C shall be provided for reliability purposes.

# 3.3 Thermal Sensors

The PSU shall at a minimum have thermal sensors (with an accuracy within +/-2°C) to measure inlet temperature, exhaust temperature, and two hot spot component temperatures. These shall be used for fan speed control as well as asserting over temperature warning conditions (OTW), over temperature protection/shutdown (OTP), reporting temperatures via PMBus.

Inlet ambient temperature sensors OTW and OTP levels are defined in *Section 8.1.9 Over Temperature Warning (OTW)*.

Both the hotspot thermal sensor(s) and the ambient inlet thermal sensor shall have both OTW level and OTP level associated with them. The OTW level must be set at least 4°C lower than the OTP level to guarantee a warning condition is reported to the system before a shutdown condition.

# 3.4 Fan Speed Control

The power supply shall incorporate a fan for cooling the power supply. The fan speed controller shall protect the power supply from overheating under any validated loading condition including high ambient temperatures, loading, voltage input, and airflow impedance. The normal airflow direction shall be from the DC output connector side to the AC/DC inlet side of the power supply. However, there are also reverse airflow power supplies with airflow from the AC/DC inlet side to the DC output connector side.

# 3.4.1 Fan Speed Control Algorithm

The fan speed control shall implement a PID (Proportional, Integral, Derivative) type closed loop feedback algorithm with hysteresis using at least the four minimum required thermal sensors (inlet air temperature, both the critical component temperature and exit air temperature as defined in *Section 3.3 Thermal Sensors*). It is suggested to calculate a single aggregate thermal margin from the temperature sensors as the input to the algorithm. It is also required that the gain coefficients and thermal sensor targets are Firmware programmable.

After the new load and/or cooling condition steady state is established, transition to the steady state fan speed shall take less than 60 seconds.

The power supply fan speeds shall not oscillate under any steady state operating condition (steady state power output level and steady state inlet air temperature). Fan oscillation shall be controlled such that associated sound power level variation falls within a band of 2.0 dBA. This condition may be treated as steady state fan speed condition.

The fan is allowed to run in Standby mode as necessary to cool the PSU when the ambient temperature exceeds 35C. In Standby mode, the power supply shall support the PMBus command to override PSU fan speed.

# 3.4.2 Fan Fault

The PSU shall detect a warning or fault of the PSU fan and report the fault over the PMBus. A fan fault is defined as when the actual fan speed is lower than the FSC setpoint by a configurable amount and is measured in RPM. If the difference is greater than a configurable value in RPM over 5 seconds, the "Fan X Warning" should be asserted. If the difference greater than a configurable value in RPM within 15 seconds, the "Fan X fault" should be asserted immediately. If the "Fan X Fault' is asserted, then the PSU main rail (+12V) shall also shut down when in Normal operation. The fan fault shutdown mechanism shall be activated no more than 15 seconds after the power supply outputs are first turned-on to allow sufficient time for the fan to come up to speed and the fan detect circuitry to stabilize. If the Fan Fault is removed when PSU is still in STANDBY mode, then the fan shall be able to recover depending on the selected configuration. Optionally the PSU can be configured to try to restart the fan to see if fault is cleared, and if the fault is cleared, STANDBY becomes operational (subject to input being within operational range and there is no other fault in the PSU which could cause STANDBY to shutdown). When there is a fan fault, no safety issue should occur due to the lack of airflow.

# 3.4.3 System Fan Speed Override

In some system applications, if the system is creating a low pressure at the inlet to the power supply, there is a possibility that the airflow through the PSU could reverse direction and flow backwards through the PSU drawing flow from the 'hot isle' and may lead to components exceeding their thermal limits. To prevent this reverse airflow condition, the PSU must support PMBus commands from the system to override and increase the PSU fan speed if or as needed. This feature will not allow the system to reduce the PSU fan speeds below the PSU internal FSC settings but can increase the fan speed. System will communicate the minimal fan speed to the PSU via the FAN\_COMMAND\_1 (3Bh) PMBus command. This sets the PSU minimum fan speed to guarantee positive airflow direction through the PSU.

The power supply shall be able to accept and execute the FAN\_COMMAND\_1 (3Bh) while in standby or when the input voltage is not present, for this mode of operation the PSU shall bias its internal fan from the main output when it is available or from the standby rail when the power supply is in standby mode. Writing 0000h to the FAN\_COMMAND\_1 (3Bh) shall stop the fan operation in standby operation as well as ON state. The connection between fan VCC and +12Vmain output of the power supply shall include necessary isolation and protection circuit as shown in the figure below.



Figure 3-1 Fan power isolation circuit example

# 3.5 Additional Thermal and Airflow Characterization

System designers need to understand how the system may impact power supply airflow and how to correctly integrate the power supply into the overall system thermal solution. It is possible that the system configuration could either impede the PSU airflow or could support the PSU airflow. This section describes the power supply characterization needed by the system thermal designer to ensure a sufficient cooled system.

The most critical data is the airflow required for various load and inlet air temperature conditions. An example of the resulting characterization is shown in *Figure 3-2 Airflow requirement for thermal compliance for inlet temperature for different PSU loads*. The power supply shall be instrumented with thermocouples on at least the top 10 key components and the required airflow shall be based on satisfying the internal component temperatures as well as the max exit air temperature requirement.



Figure 3-2 Airflow requirement for thermal compliance for inlet temperature for different PSU loads

Power supply vendors shall perform testing to complete the table shown in *Table 3-2* below. Tests shall be performed at the specified operating ambient, at sea level and in a free delivery condition, meaning zero back pressure.

Table 3-2 Airflow requirement for thermal compliance for inlet temperature at different PSU load conditions

| PSU<br>Load | 20  | 1%  | 30  | )%  | 40  | 1%  | 50  | 1%  | 60  | %   | 70  | 1%  | 80  | )%  | 90  | )%  | 10  | 0%  |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| PSU<br>Tla  | CFM | PWM |
| 60 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 55 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 50 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 45 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 40 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 35 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 30 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 25 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 20 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 15 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 10 °C       |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 5 °C        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

The airflow from *Table 3-2* does not include the influence from the system design. The influence from the system could be either a source or an impedance. A source, typically caused by system fans pressurizing the inlet of the power supply will often increase airflow through PSU. However, an impedance, typically caused by the system fans operating in parallel to the power supply resulting in a low pressure at the inlet of the power supply will typically reduce power supply airflow.

In order for the system designer to understand and account for the system influence on the power supply, three power supply airflow characterization tests are required. The first is the full power supply performance curve measured as airflow versus pressure. The second is the power supply impedance curve measured without the fan installed. The third is the power supply fan curve measured as a standalone fan. This data will also allow the system designer to accurately model the PSU airflow in CFD analysis.

Examples of these performance curves are shown in *Figure 3-3 Power supply airflow impedance, fan curve and equivalent performance curve (Example from a real test)*. Tests shall be performed at sea level conditions (test facilities at elevated environment shall perform altitude correction projections).

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4



Figure 3-3 Power supply airflow impedance, fan curve and equivalent performance curve (Example from a real test)

#### Power supply vendors shall perform testing to complete the *Table 3-3* below.

| 117           | PSU without fan                | Stand-alone fan                | PSU with fan                   |
|---------------|--------------------------------|--------------------------------|--------------------------------|
| Airflow (CFM) | Pressure (in H <sub>2</sub> O) | Pressure (in H <sub>2</sub> O) | Pressure (in H <sub>2</sub> O) |
| 0             |                                |                                |                                |
| 2             |                                |                                |                                |
| 4             |                                |                                |                                |
| 6             |                                |                                |                                |
| 8             |                                |                                |                                |
| 10            |                                |                                |                                |
| 12            |                                |                                |                                |
| 14            |                                |                                |                                |
| 16            |                                |                                |                                |
| 18            |                                |                                |                                |
| 20            |                                |                                |                                |

Table 3-3 Power supply airflow impedance, fan curve and equivalent performance curve

#### Notes:

1. Maximum CFMs in the previous table is an example and actual maximum shall be based on the maximum airflow for the stand-alone fan specification.

Lastly, the power supply's fan shall be characterized to create the *Figure 3-4 Power supply fan PWM characterization (example only)* below and complete *Table 3-4*. The airflow in the table is the total power supply free delivery airflow measured at sea level.



Figure 3-4 Power supply fan PWM characterization (example only)

| PWM Duty cycle (%) <sup>1</sup> | PSU Free Delivery<br>Airflow (CFM) |
|---------------------------------|------------------------------------|
| 10%                             |                                    |
| 20%                             |                                    |
| 30%                             |                                    |
| 40%                             |                                    |
| 50%                             |                                    |
| 60%                             |                                    |
| 70%                             |                                    |
| 80%                             |                                    |
| 90%                             |                                    |
| 100%                            |                                    |

Notes:

1. Minimum PWM duty cycle shall be taken from the specific fan being used in the power supply (either 10% or 20% PWM duty cycle).

# 4 Acoustics and Vibration Requirements

# 4.1 Overview

Each PSU offering shall meet a set of acoustical limits and reporting requirements to be compliant with this specification. Information about the acoustical noise of power supplies is useful to manufacturers of data center equipment for the purposes of product design and to compare power supplies developed under this standard. Three acoustical categories have been defined in this section to represent different acoustical limits by the anticipated product application space: Home and Office, General Purpose and Storage, and High-Performance Computing. Individual power supply design specifications shall indicate which acoustical category the power supply shall be qualified against.

In general, this specification seeks to leverage ECMA-74 as the modern standard for performing sound power and sound pressure measurements; however, this standard defines a set of unique bystander microphone locations and defines several specific operating conditions not included in ECMA-74.

The limits developed in this standard are agreed upon by the participating members of the M-CRPS working ground within OCP. Data center IT equipment has a wide breadth of application spaces and

environments; this specification seeks to define a subset of physical deployment environments to set limits on sound power and sound quality of a given PSU.

This standard includes specific sound power reporting requirements that shall be published as a part of compliance to this standard. In addition to a limited set of published data, this standard includes a set of data that shall be made available to individual product manufacturers for the purposes of system design and implementation.

# 4.1.1 General, Laboratory, and Sampling Requirements

Acoustical measurements shall be performed in a NVLAP, or equivalent, certified laboratory qualified to measure and report in accordance with ECMA-74. The test environment should provide an essentially free field over a reflecting plane. Per EMCA 74 clause 7.3.1.1, criteria for suitable test environments are defined in ISO 3744 and ISO 3745.

Samples to be evaluated for acoustical compliance with this specification shall be randomly selected from a larger batch manufactured for qualification. At least three power supply samples for each qualified fan make and model qualified in the design shall be tested to comply with this specification. For example, if two fan models are to be qualified for use, 6 total power supplies shall be sampled from a qualification batch, three for each of the fan models.

# 4.1.2 Test Environment

The test environment and meteorological conditions shall meet the requirements of ECMA-74 clause 7.

# 4.1.3 Instrumentation

Microphones shall meet the instrumentation requirements of ECMA-74 clause 7 for sound power measurements and ECMA-74 Clause 8 for sound pressure and sound quality measurements.

A sound power array meeting the qualifications of ISO 3744 or ISO 3745 shall be used for measuring sound power. Two additional microphones shall be used to measure sound pressure and for the purposes of evaluating sound quality. The location of these microphones is documented in *Section 4.1.5 Microphone Positions*.

In addition to microphones for measuring acoustical data, fan speed should also be measured and recorded simultaneously. For simplicity across acoustical and vibration testing, recording the fan tachometer signal directly is recommended to record fan speed. An optical tachometer may be used for acoustical testing; however, optical tape may negatively impact fan vibration measurements, and thus should be removed for vibration tests. NOTE: fan speed measurement is still required for vibration testing. The optical tachometer shall not be positioned to interfere with acoustic transmission between the fan and the bystander microphone.

For some constant fan speed tests, described in *Section 4.1.5 Microphone Positions*, a resistive load is required to be applied to an energized PSU to evaluate electronic noise. The load shall not be a DC electronic load or any load that itself produces noise.

# 4.1.4 Installation and Operation of the Power Supply

PSU should be installed in the test environment in accordance with sub-assembly requirements per ECMA-74 clause 5.1.7. The PSU shall be supported 0.25 m  $\pm$  0.03 m above the reflecting plane by a vibration isolating stand or fixture, or by appropriate vibration-isolating elements. The method of supporting the sub-assembly shall not interfere with the propagation of airborne sound from the sub-assembly or generate any additional sound radiation. Vibration isolation elements should be placed on the bottom of the PSU at each of the four corners of the device; rubber isolators approximately 20mm in diameter and 12mm in height are recommended.

For tests which specify operation of the fan, the fan shall be manually controlled through the PSU firmware or directly with wires to a power supply and function generator. In these cases, the fan should not be controlled with a closed loop fan control algorithm.

# 4.1.5 Microphone Positions

For sound power measurement, the measurement surface and microphone positions shall follow ECMA-74 clause 7.6.

For sound pressure measurement, two microphones, defined as front and rear operator microphones shall be installed. The operator positions shall be at a horizontal distance of  $0.5 \text{ m} \pm 0.03 \text{ m}$  from the front and rear sides of the reference box, as defined in ECMA-74 clause 7.6.1, at a vertical height of  $0.25 \text{ m} \pm 0.03 \text{ m}$ . For the purposes of this acoustical measurement, the front and rear of the PSU are defined in *Figure 4-1 Front and rear surface definition for PSU bystander microphone position*. PSU setup with operator microphone positions are shown in *Figure 4-2 PSU installation and operator microphone position locations [side view]* in accordance with ECMA-74 Clause 5.1.7.Operator microphones located downstream of the fan shall have a windscreen placed on the microphone to prevent wind noise.

Microphone orientation shall follow requirements in ECMA-74 clause 8.6.4.



FRONT

X ×+0.0

*Figure 4-1 Front and rear surface definition for PSU bystander microphone position.* 



*Figure 4-2 PSU installation and operator microphone position locations [side view] in accordance with ECMA-74 Clause 5.1.7.* 

# 4.1.6 Measurement of Acoustical Data

The following data shall be recorded simultaneously for each operating mode defined in *Section 4.1.7 Operating Modes:* 

- Raw waveform (pressure time history) and associated calibration information
- Rotation speed of the fan.

These signals are then used to calculate the acoustic metrics. The duration of the recording is outlined by operating mode in *Section 4.1.7 Operating Modes*.

# 4.1.7 Operating Modes

Acoustical requirements are provided for five primary operating modes:

- 1. Continuous Fan Speed Sweep
- 2. Discrete Fan Speed Sweep
- 3. Constant Fan Speed
- 4. Transient Event

# 5. Retaining Latch

Fan sweep requirements provide overall limitations on the fan performance and give integrator designers data to use for engineering products. Constant speed fan operation modes reflect the efficiency of the design by reporting and limiting response at simulated operating points at a given PSU inlet temperature, load as a percentage of maximum PSU outlet wattage, inlet pressure, and altitude. Limits on transient fan control response are designed to prevent annoying oscillation during steady state operation, overshoot when the PSU changes load or inlet temperature states, and perceptions of poor product quality during PSU startup and shutdown. Lastly, limits are set on the mechanical latch noise to prevent annoyance or perceptions of poor product quality during physical install or removal of the PSU. The 5 operating modes are now outlined in more detail:

# 4.1.7.1 Continuous Fan Speed Sweep

Fan speed shall be continuously ramped from 10% of the maximum fan speed to 100% of the maximum fan speed over a period of at least 120 seconds. Recordings should contain at least 5 seconds at the minimum and maximum fan speeds to ensure that all fan speeds are contained in the analysis sweep.

# 4.1.7.2 Discrete Fan Speed Sweep

The fan speed shall be operated at 10 discrete fan speeds from 10% of the maximum fan speed to 100% of the maximum fan speed. The fan speed shall be incremented by 10% of the maximum fan speed. Recordings at each discrete fan speed sweep should have an equal measurement duration of at least 10 seconds.

# 4.1.7.3 Constant Fan Speed

For the duration of the recording, the fan will be manually controlled at a fixed fan speed. The fan should be operating at the prescribed fan speed for at least 30 seconds prior to beginning a recording to ensure no transient fan speed fluctuations are captured. Constant fan speed recordings shall be at least 10 seconds in duration.

This standard specifies a set of operating modes that nominally correlate to potential end-user states of operation. These operating modes are defined by inlet air temperature to the PSU, an operating load defined as a percentage of the maximum PSU design load, inlet air pressure differential, and altitude. For acoustical testing, these load conditions shall be simulated by manually setting the fan speed to the measured performance of the PSU under the default fan speed control algorithm in a thermal test chamber as performed to satisfy the requirements of *Section 3 Thermal Requirements* in this document.

For several acoustical metrics defined in this section, a maximum fan speed is used to calculate a percentage of potential fan speed. For acoustical and vibration testing, maximum fan speed is the maximum fan speed required to cool the PSU at 60°C inlet and 100% of maximum design power as measured for *Section 3 Thermal Requirements*.

For some test constant fan speed testing, a load is required to be applied during testing to measure potential electronic noise. For load testing, a resistive load shall be used and installed such that the components applying the load do not interfere with the transmission of noise between the PSU fan inlet

or outlet and the bystander microphone positions. The resistive load shall not be a DC electronic load or any load that is itself a source of noise. Equipment used to apply a load should be removed for all testing that does not require a resistive load.

Nominal operating states are defined in *Table 4-1* for PSU's designed for office applications and *Table 4-2* for general purpose and high-performance computing applications.

| Constant Fan Speed Operating Modes                        |         |       |                        |                            |                            |  |  |  |
|-----------------------------------------------------------|---------|-------|------------------------|----------------------------|----------------------------|--|--|--|
| Nominal Emulated Operating<br>State                       | Standby | Idle  | Operating<br>Redundant | Operating<br>Non-Redundant | Maximum, Non-<br>Redundant |  |  |  |
| Applied/Simulated % of max<br>Load on single Power Supply | 10%     | 25%   | 30%                    | 60%                        | 100%                       |  |  |  |
| Apply Resistive Load?                                     | Yes     | Yes   | No                     | No                         | No                         |  |  |  |
| Simulated Power Supply Inlet<br>Temperature               | 25° C   | 25° C | 35° C                  | 35° C                      | 35° C                      |  |  |  |
| Altitude, m                                               | 900     | 900   | 900                    | 900                        | 900                        |  |  |  |

 Table 4-1 Definition of operating modes for constant fan speed testing for Home & Office PSU's.

Table 4-2 Definition of operating modes for constant fan speed testing for General Purpose & Storage PSU's andHigh-Performance Computing PSU's.

| Constant Fan Speed Operating Modes                        |         |       |                        |                            |                            |  |  |  |
|-----------------------------------------------------------|---------|-------|------------------------|----------------------------|----------------------------|--|--|--|
| Nominal Emulated Operating<br>State                       | Standby | Idle  | Operating<br>Redundant | Operating<br>Non-Redundant | Maximum, Non-<br>Redundant |  |  |  |
| Applied/Simulated % of max<br>Load on single Power Supply | 10%     | 25%   | 30%                    | 60%                        | 100%                       |  |  |  |
| Apply Resistive Load?                                     | Yes     | Yes   | No                     | No                         | No                         |  |  |  |
| Simulated Power Supply Inlet<br>Temperature               | 25° C   | 50° C | 55° C                  | 55° C                      | 60° C                      |  |  |  |
| Altitude, m                                               | 900     | 900   | 900                    | 900                        | 900                        |  |  |  |

# 4.1.7.4 Transient Event

For transient mode evaluation, a fully operational PSU shall be used. The fan shall be controlled by the default fan control algorithm.

The operator applying power should minimize acoustical impact on the measurement by remaining as still as possible and standing out of the direct acoustical path between the device and the measurement microphones.

Two primary operating transient operating modes shall be evaluated:

- a) Apply power by inserting the external power plug into the device.
- b) Remove power by unplugging the external power plug from the device.

Transient event recordings shall be at least 10 seconds. At least 1 second shall be recorded prior to the application or removal of the power plug.

### 4.1.7.5 Retaining Latch

For retaining latch evaluation, a fully operational PSU shall be used. For this operating a mode the PSU shall have no inlet plug installed.

To perform a latch event, the operator shall place a hand on the PSU to prevent it from moving and with the thumb of the opposite hand, push the latch open so that it would be fully disengaged when installed in a system; for most products the latch element should be touching the PSU housing in this mode. To initiate the latch event, the operator should suddenly release the latch to capture the closure sound of the retaining latch.

At least three latch events shall be performed in each recording. At least 10 seconds shall pass between latch events. At least 10 seconds shall be recorded prior to the first latch event. Each recording shall be at least 40 seconds.

# 4.1.8 Calculation of Acoustical Values by Operating Mode

# 4.1.8.1 Continuous Fan Speed Sweep

For continuous fan speed sweeps, analysis should focus on the ramped fan speed region of the recording and thus recordings should be edited to include less than 500ms of starting and ending fan speeds.

For continuous fan speed sweep recordings, the following acoustical values shall be calculated:

- ISO 532-1 Loudness vs. % Maximum Fan Speed. In this calculation the recording shall be divided into RPM bins no smaller than 50 RPM's and no larger than 150 RPM's. In each of these RPM bins, an average ISO 532-1 loudness shall be calculated. The RPM bins should then be scaled to the maximum thermal fan speed defined in Section 4.1. For ISO 532-1, assume a free sound field for the purposes of this calculation. A single curve should be calculated for each fan sample tested.
- Maximum Specific Prominence Ratio vs. % of Maximum Fan Speed. In this calculation the recording shall be divided into RPM bins no smaller than 50 RPM's and no larger than 150 RPM's. In each of these RPM bins, prominence ratio shall be calculated with an average FFT in accordance with ECMA 418-1 Clause 12. Next, the maximum measured prominence ratio across all frequencies per RPM bin shall be calculated. The RPM bins should then be scaled to the maximum thermal fan speed defined in Section 4.1. A single curve should be reported for each fan sample tested.
- Sound Pressure Level vs. % of Maximum Fan Speed. In this calculation the recording shall be divided into RPM bins no smaller than 50 RPM's and no larger than 150 RPM's. In each of these RPM bins, unweighted sound pressure level and A-weighted sound pressure level shall be calculated. Fast time weighting shall be used for the time integral duration. The RPM bins shall then be scaled to the maximum thermal fan speed defined in Section 4.1. One plot for each

operator position and fan vendor shall be generated. Both A-weighted and unweighted sound pressure level shall be included on the plot. All samples tested with the same vendor shall be on the plot.

### 4.1.8.2 Discrete Fan Speed Sweep

For discrete fan speed sweep recordings, the following acoustical values shall be calculated:

 Mean A-weighted Sound Power Level vs. % Maximum Fan Speed. For each discrete fan speed sweep recording, A-weighted sound power level shall be calculated in accordance with ECMA-74 clause 7. For multiple samples of the same fan model the linear mean of n, samples shall be calculated for reporting. One curve of mean A-weighted Sound Power Level vs. % of maximum fan speed shall be calculated for each fan model.

### 4.1.8.3 Constant Fan Speed

For constant fan speed recordings, the following acoustical values shall be calculated:

- Mean A-weighted Sound Power Level. For each recording, A-weighted Sound Power Level shall be calculated in accordance with ECMA-74 clause 7. For each operating mode, the mean Aweighted Sound Power Level shall be calculated for each fan model. One mean A-weighted Sound Power Level shall be calculated for each operating mode and fan model.
- Maximum Specific Prominence Ratio. For each recording, specific prominence ratio shall be calculated at frequency resolution smaller than 7Hz using the prominence ratio methods of ECMA 418-1. The maximum measured specific prominence ratio across all frequencies shall be calculated for each recording. For each operating mode and fan model, one maximum shall be calculated as the maximum of the individual maximum values measured.

#### 4.1.8.4 Transient Modes

For transient mode recordings, the following acoustical values shall be calculated:

- Maximum of ISO 532-1 Loudness vs. Time. For each recording, loudness should be calculated in accordance with ISO 532-1 vs. time. Next take the maximum value from the recording to calculate the maximum loudness for each recording. Finally, the maximum for all transient tests should be obtained.
- Maximum specific prominence ratio. For each recording, specific prominence ratio shall be calculated at frequency resolution smaller than 7Hz using the prominence ratio methods of ECMA 418-1. Next, the maximum value across all frequencies and time shall be calculated. Finally, the maximum value across all samples tested shall be calculated.

# 4.1.9 Acoustical Requirements

Acoustical requirements include specific limits on sound power, sound pressure, and sound quality metrics. Acoustical requirements also include some report-only values for the purposes of designing systems with these PSUs as components. PSU limits may differ based on the intended PSU application space:

• Home & Office use PSU's are designed for use in lightly configured rack and tower servers that may be physically located in home or office environments around bystanders. PSU's that support low-line AC voltage input and that are designed for maximum output of approximately 1400W

(including low-line AC derated power) will likely be required to meet this level of acoustical output. A PSU vibration limit is also applicable to rotational storage media, see *Section 4.2 Vibration Requirements*.

- General data center & storage PSU's are designed for general purpose server applications and specifically for servers that utilize rotational media for storage. Rotational storage media has a demonstrated sensitivity to excessive noise and vibration levels, the maximum acoustical output of these PSU's is limited to prevent excessive impact to storage performance. A PSU vibration limit is also applicable to rotational storage media, see *Section 4.2 Vibration Requirements*.
- High performance computing PSU's are designed for high power sever computing applications in unattended data center environments and other areas where power density is prioritized over sound quality. PSU's designed to meet this acoustical output category may degrade the performance of rotational storage devices in some server and storage applications.

Limits are defined according to operating mode for each PSU classification.

In addition to quantifiable acoustical metric limits, three additional sound quality requirements must be evaluated by the PSU vendor:

- The default fan control algorithm should not induce fan oscillation during steady state load and inlet temperature conditions. Operator position noise levels should not fluctuate more than ±2 dBA over a 10-minute period. A statement indicating compliance to this specification is required.
- The default fan control algorithm should not induce overshoot over 3dB during fan speed transients of PSU load change. A statement indicating compliance to this specification is required.
- The PSU should not produce any buzzes, squeaks, or rattles during operation. A statement indicating no buzzes, squeaks, or rattles shall be included in the report for compliance to this specification.

| н                                                               | ome & Office PSU                                                                                                 | Acoustical Requir | ements                                   |                                |                              |  |  |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------|--------------------------------|------------------------------|--|--|
| C                                                               | Continuous Fan Spe                                                                                               | ed Sweep Require  | ements                                   |                                |                              |  |  |
| Metric Limit                                                    |                                                                                                                  |                   |                                          |                                |                              |  |  |
| SPL vs. % of Max RPM                                            | Report                                                                                                           |                   |                                          |                                |                              |  |  |
| Loudness vs. % of Max RPM                                       |                                                                                                                  | Report            |                                          |                                |                              |  |  |
| Maximum Prominence Ratio vs. % of Max<br>RPM                    | For fan speeds between 10% and Operating Redundant ≤ 15dB<br>For fan speeds more than Operating Redundant ≤ 20dB |                   |                                          |                                |                              |  |  |
|                                                                 | Discrete Fan Spee                                                                                                | d Sweep Requirer  | nents                                    |                                |                              |  |  |
| Mean A-weighted Sound Power Level vs. % of Max Fan Speed Report |                                                                                                                  |                   |                                          |                                |                              |  |  |
|                                                                 | Constant Fan S                                                                                                   | peed Requiremer   | ıts                                      |                                |                              |  |  |
| Nominal Emulated Operating State                                | Standby                                                                                                          | Idle              | Operating<br>Redundant                   | Operating<br>Non-<br>Redundant | Maximum<br>Non-<br>Redundant |  |  |
| Simulated % of max Load on single Power<br>Supply               | 10%                                                                                                              | 25%               | 30%                                      | 60%                            | 100%                         |  |  |
| Apply Resistive Load?                                           | Yes                                                                                                              | Yes               | No                                       | No                             | No                           |  |  |
| Simulated Power Supply inlet Temperature                        | 25° C                                                                                                            | 25° C             | 35° C                                    | 35° C                          | 35° C                        |  |  |
| Simulated Altitude, m                                           | 900                                                                                                              | 900               | 900                                      | 900                            | 900                          |  |  |
| Fan Speed (% of Max Fan Speed)                                  | Report                                                                                                           | Report            | Report                                   | Report                         | Report                       |  |  |
| LwA,m, Bels, limit                                              | 3.9                                                                                                              | 4.4               | 4.7                                      | 6.2                            | 7.1                          |  |  |
| Maximum Prominence Ratio limit                                  | 10                                                                                                               | 11                | 13                                       | 20                             | 25                           |  |  |
|                                                                 | Transient Mo                                                                                                     | ode Requirements  | ;                                        |                                |                              |  |  |
| Maximum of Loudness vs. Time                                    |                                                                                                                  |                   | 1.0 sone                                 |                                |                              |  |  |
| Maximum Prominence Ratio                                        |                                                                                                                  |                   | 9dB                                      |                                |                              |  |  |
|                                                                 | Retaining Latch                                                                                                  | Noise Requireme   | nts                                      |                                |                              |  |  |
| Maximum of Loudness vs. Time                                    | 1.0 sone                                                                                                         |                   |                                          |                                |                              |  |  |
| Maximum Prominence Ratio                                        |                                                                                                                  | 9d                | B, no prominent to                       | nes                            |                              |  |  |
|                                                                 | General Thermal                                                                                                  | Control Requirem  |                                          |                                |                              |  |  |
| Operating Thermal Response                                      |                                                                                                                  |                   | dB over 10-min. R<br>oot: <3dB. Report ( |                                |                              |  |  |
| All Operating Modes                                             | No Overshoot: <3dB. Report compliance.<br>No buzzes, squeaks, or rattles. Report compliance.                     |                   |                                          |                                |                              |  |  |

### Table 4-3 Home & Office PSU Acoustical Requirements

| Table 4-4 General                                               | Data Center & Stor                                                                                                |                  |                                            | irements                       |                              |  |  |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------|--------------------------------|------------------------------|--|--|
|                                                                 | Continuous Fan Spe                                                                                                | 0                | •                                          |                                |                              |  |  |
| Metric                                                          |                                                                                                                   | eeu Sweep Nequin | Limit                                      |                                |                              |  |  |
| SPL vs. % of Max RPM                                            |                                                                                                                   | Report           |                                            |                                |                              |  |  |
| Loudness vs. % of Max RPM                                       |                                                                                                                   | Report           |                                            |                                |                              |  |  |
| Maximum Prominence Ratio vs. % of Max<br>RPM                    | For fan speed between 10% and Operating Redundant, ≤ 20dB<br>For fan speed more than Operating Redundant, ≤ 25    |                  |                                            |                                |                              |  |  |
|                                                                 | Discrete Fan Spee                                                                                                 | d Sweep Requirer | nents                                      |                                |                              |  |  |
| Mean A-weighted Sound Power Level vs. % of Max Fan Speed Report |                                                                                                                   |                  |                                            |                                |                              |  |  |
|                                                                 | Constant Fan S                                                                                                    | peed Requiremer  | nts                                        |                                |                              |  |  |
| Nominal Emulated Operating State                                | Standby                                                                                                           | Idle             | Operating<br>Redundant                     | Operating<br>Non-<br>Redundant | Maximum<br>Non-<br>Redundant |  |  |
| Simulated % of max Load on single Power<br>Supply               | 10%                                                                                                               | 25%              | 30%                                        | 60%                            | 100%                         |  |  |
| Apply Resistive Load?                                           | Yes                                                                                                               | Yes              | No                                         | No                             | No                           |  |  |
| Simulated Power Supply inlet Temperature                        | 25° C                                                                                                             | 50° C            | 55° C                                      | 55° C                          | 60° C                        |  |  |
| Simulated Altitude, m                                           | 900                                                                                                               | 900              | 900                                        | 900                            | 900                          |  |  |
| Fan Speed (% of Max Fan Speed)                                  | Report                                                                                                            | Report           | Report                                     | Report                         | Report                       |  |  |
| LwA,m, Bels, limit                                              | 4.6                                                                                                               | 4.9              | 5.2                                        | 6.7                            | 7.1                          |  |  |
| Maximum Prominence Ratio limit                                  | 10                                                                                                                | 18               | 18                                         | 25                             | Report                       |  |  |
|                                                                 | Transient M                                                                                                       | ode Requirements | 5                                          |                                |                              |  |  |
| Maximum of Loudness vs. Time                                    |                                                                                                                   |                  | 1.0 sone                                   |                                |                              |  |  |
| Maximum Prominence Ratio                                        |                                                                                                                   |                  | 9dB                                        |                                |                              |  |  |
|                                                                 | Retaining Latch                                                                                                   | Noise Requireme  | nts                                        |                                |                              |  |  |
| Maximum of Loudness vs. Time                                    |                                                                                                                   |                  | 1.0 sone                                   |                                |                              |  |  |
| Maximum Prominence Ratio                                        |                                                                                                                   | 9d               | B, no prominent to                         | nes                            |                              |  |  |
|                                                                 | General Thermal                                                                                                   | Control Requirem | ients                                      |                                |                              |  |  |
| Operating Thermal Response                                      |                                                                                                                   |                  | 2 dB over 10-min. R<br>oot: <3dB. Report ( |                                |                              |  |  |
| All Operating Modes                                             | No Overshoot: <3dB. Report compliance.           Modes         No buzzes, squeaks, or rattles. Report compliance. |                  |                                            |                                |                              |  |  |
|                                                                 |                                                                                                                   |                  |                                            |                                |                              |  |  |

### Table 4-4 General Data Center & Storage PSU Acoustical Requirements

| Table 4-5 High Po                                           | formance Computi                                                           |                  |                                          |                                |                              |  |  |
|-------------------------------------------------------------|----------------------------------------------------------------------------|------------------|------------------------------------------|--------------------------------|------------------------------|--|--|
| C                                                           | Continuous Fan Spe                                                         | ed Sweep Require | ements                                   |                                |                              |  |  |
| Metric Limit                                                |                                                                            |                  |                                          |                                |                              |  |  |
| SPL vs. % of Max RPM                                        | Report                                                                     |                  |                                          |                                |                              |  |  |
| Loudness vs. % of Max RPM                                   |                                                                            |                  | Report                                   |                                |                              |  |  |
| Maximum Prominence Ratio vs. % of Max<br>RPM                | ≤ 25dB                                                                     |                  |                                          |                                |                              |  |  |
|                                                             | Discrete Fan Spee                                                          | d Sweep Requiren | nents                                    |                                |                              |  |  |
| Mean A-weighted Sound Power Level vs. % of<br>Max Fan Speed | - Report                                                                   |                  |                                          |                                |                              |  |  |
|                                                             | Constant Fan S                                                             | peed Requiremen  | ıts                                      |                                |                              |  |  |
| Nominal Emulated Operating State                            | Standby                                                                    | Idle             | Operating<br>Redundant                   | Operating<br>Non-<br>Redundant | Maximum<br>Non-<br>Redundant |  |  |
| Simulated % of max Load on single Power<br>Supply           | 10%                                                                        | 25%              | 30%                                      | 60%                            | 100%                         |  |  |
| Apply Resistive Load?                                       | Yes                                                                        | Yes              | No                                       | No                             | No                           |  |  |
| Simulated Power Supply inlet Temperature                    | 25° C                                                                      | 50° C            | 55° C                                    | 55° C                          | 60° C                        |  |  |
| Simulated Altitude, m                                       | 900                                                                        | 900              | 900                                      | 900                            | 900                          |  |  |
| Fan Speed (% of Max Fan Speed)                              | Report                                                                     | Report           | Report                                   | Report                         | Report                       |  |  |
| LwA,m, Bels, limit                                          | 4.6                                                                        | 6.9              | 7.1                                      | 8.6                            | Report                       |  |  |
| Maximum Prominence Ratio limit                              | 12                                                                         | 18               | 20                                       | 25                             | Report                       |  |  |
|                                                             | Transient M                                                                | ode Requirements | 1                                        |                                |                              |  |  |
| Maximum of Loudness vs. Time                                |                                                                            |                  | 1.0 sone                                 |                                |                              |  |  |
| Maximum Prominence Ratio                                    |                                                                            |                  | 9dB                                      |                                |                              |  |  |
|                                                             | Retaining Latch                                                            | Noise Requireme  | nts                                      |                                |                              |  |  |
| Maximum of Loudness vs. Time                                |                                                                            |                  | 1.0 sone                                 |                                |                              |  |  |
| Maximum Prominence Ratio                                    |                                                                            | 9df              | 3, no prominent to                       | nes                            |                              |  |  |
|                                                             | General Thermal                                                            | Control Requirem | ents                                     |                                |                              |  |  |
| Operating Thermal Response                                  |                                                                            |                  | dB over 10-min. R<br>oot: <3dB. Report o |                                |                              |  |  |
| All Operating Modes                                         | All Operating Modes     No buzzes, squeaks, or rattles. Report compliance. |                  |                                          |                                |                              |  |  |

#### Table 4-5 High Performance Computing PSU Acoustical Requirements

# 4.1.10 Reporting Requirements

Reporting requirements are divided into two categories, mandatory and on-request. Mandatory reporting of some acoustical output values is typical for IT equipment that produces noise. The reported values are limited a specific set of sound power outputs at defined operating states *per Section 4.1.7.3* with a specific pointer to *Table 4-1* or *Table 4-2* identified in individual M-CRPS design specifications.

Mandatory reporting shall include the maximum of mean A-weighted sound power level calculated in accordance with *Section 4.1.8.3* for each fan model shipped on the platform. The recommended format for the reporting is shown in *Table 4-6*. Sound power level shall be reported in decibels to the nearest whole decibel.

| M-CRPS Sound Power Output                                                                                                                                                   |         |        |           |                   |                   |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----------|-------------------|-------------------|--|--|
| PSU Make & Model                                                                                                                                                            |         | Report |           |                   |                   |  |  |
| M-CRPS Form Factor                                                                                                                                                          |         | Report |           |                   |                   |  |  |
| Maximum Rated Power                                                                                                                                                         | Report  |        |           |                   |                   |  |  |
|                                                                                                                                                                             |         | Idle   | Operating | Operating         | Maximum           |  |  |
| Operating Mode                                                                                                                                                              | Standby |        | Redundant | Non-<br>Redundant | Non-<br>Redundant |  |  |
| Declared Sound Power Output (dB)                                                                                                                                            | Report  | Report | Report    | Report            | Report            |  |  |
| Sound power is measured and reported in accordance with the open compute M-CRPS standard utilizing the [Select One: Office/General Use/HPC] operating mode test conditions. |         |        |           |                   |                   |  |  |

Table 4-6 Template for declaration of sound power output

On-request reporting shall be provided to system integrators for use in the development of data center equipment. In this case, the data represents critical design information for developing data center appliances that incorporate power supplies developed under this M-CRPS specification. The following is a list of items that shall be provided on-request by system integrators.

Vendors should provide detailed identifying information about the following items:

- PSU Make/Model/Serials tested
- Fan make, model, and PPID
- Laboratory information

For continuous fan sweep mode, the following items shall be reported:

- Plot of ISO 532-1 Loudness vs. % of Maximum Fan Speed for each operator position and fan vendor.
  - 1. One front operator position plot per fan vendor
  - 2. One rear operator position plot per fan vendor
- Plot of Maximum Specific Prominence Ratio vs. % of Maximum Fan Speed for each operator position and fan vendor.
  - 1. One front operator position plot per fan vendor
  - 2. One rear operator position plot per fan vendor
- Plot of unweighted sound pressure level and A-weighted sound pressure level vs. % of Maximum Fan Speed for each operator position and fan vendor.
  - 1. One front operator position plot per fan vendor, include A-weighted and unweighted SPL
  - 2. One rear operator position plot per fan vendor, include A-weighted and unweighted SPL

For discrete fan sweep mode, the following items shall be reported:

- Plot of averaged sound power, L<sub>wA,m</sub> vs. % of maximum fan speed for each fan vendor. Report only. For Constant Speed Fan testing, the following items shall be reported:
  - Mean A-weighted Sound Power Level for each fan vendor and operating mode
  - Maximum prominence ratio for each fan vendor and operating mode.

For Transient Mode testing, the following items shall be reported:

- Maximum loudness for all samples
- Maximum prominence ratio for all samples

For Retaining Latch Noise, the following items shall be reported:

- Maximum loudness for all samples
- Maximum prominence ratio and frequency for all samples

# 4.2 Vibration Requirements

Each PSU offering shall meet a set of vibration limits and reporting requirements to be compliant with this specification.

# 4.2.1 General, Laboratory, and Requirements

Vibration limits are designed to avoid performance degradation in electro-mechanical storage components in end-use PSU applications. This standard is written with the intent that acoustical and vibration measurements can be performed concurrently; however, vibration measurements may be conducted outside of an acoustical facility if background vibration noise can be controlled, and environmental conditions can be satisfied.

Vibration sampling requirements shall be the same as acoustical sampling requirements detailed in *Section 4.1.1 General, Laboratory, and Sampling Requirements.* 

# 4.2.2 Test Environment

The test environment shall be a quiet room with a sufficiently low vibration noise floor to measure the performance of the PSU. The environmental requirements of section 4 are strongly recommended.

For environments that do not meet the requirements of *Section* **Error! Reference source not found. Error! Reference source not found.**, measurement of the background vibration levels should be performed to verify no elements of noise are within 15dB of the measured PSU vibration level at 50% of PSU fan speed in all individual channels.

# 4.2.3 Instrumentation

Four accelerometers shall be required for vibration testing. Accelerometer shall have a mass equal to or less than 1 gram and be capable of measuring vibration to an accuracy of  $\pm 5\%$  over the frequency range from 10 Hz to 5000 Hz.

A method for measuring fan speed is required for vibration testing. Although optical tachometers may be used, direct measurement of the fan tachometer signal is strongly recommended. Optical tape applied to the fan may impact the vibration results.

# 4.2.4 Installation and Operation of the Power Supply

The PSU shall be installed on a support structure as described in *Section* **Error! Reference source not found.** REF \_Ref99374361 \h \\* MERGEFORMAT **Error! Reference source not found.**, or at the center of a standard test table as described in ECMA-74 Annex A.1.

Vibration isolation elements should be placed on the bottom of the PSU at each of the four corners of the device; rubber isolators approximately 20mm in diameter and 12mm in height are recommended.

# 4.2.5 Accelerometer Positions

For the purposes of vibration testing, the front and rear of the PSU shall be defined as in *Section 4 Acoustics and Vibration Requirements.* The bottom of the PSU shall be designated as the exterior surface of the enclosure closest to and coplanar to the primary PCB of the PSU.

Four accelerometers shall be installed in the bottom side of the power supply when measuring vibration as shown in the figures below.



Figure 4-3 Accelerometer's locations in the bottom of the 185mm by 73.5mm power supply



Figure 4-4 Accelerometer's locations in the bottom of the 185mm by 60mm power supply



Figure 4-5 Accelerometer's locations in the bottom of the 265mm by 73.5mm power supply

# 4.2.6 Measurement of Acoustical Data

The following data shall be recorded simultaneously for all PSU vibration testing:

- Acceleration time history
- Fan speed time history

The duration of the recording is outlined by operating mode in *Section 4.2.7 Operating Modes*.

# 4.2.7 Operating Modes

# 4.2.7.1 Continuous Fan Speed Sweep

Fan speed shall be continuously ramped from 10% of the maximum fan speed to 100% of the maximum fan speed over a period of at least 120 seconds. Recordings should contain at least 5 seconds at the minimum and maximum fan speeds to ensure that all fan speeds are contained in the analysis sweep.

# 4.2.8 Calculation of Vibration Values to Report

# 4.2.8.1 Continuous Fan Speed Sweep

For continuous fan speed sweeps, analysis should focus on the ramped fan speed region of the recording and thus recordings should be edited to include less than 500ms of starting and ending fan speeds prior to calculation of vibration values.

For continuous fan speed sweep recordings, the following vibration values shall be calculated:

- Mean Peak-hold Spectrum. For each accelerometer channel, a spectrum vs. time shall be calculated using an FFT with the following properties:
  - Window size set to the first factor of two where the frequency resolution is equal to or less than 6Hz.
  - Hanning window
  - $\geq$ 75% overlap of FFT windows
  - RMS amplitude scaling

Next the maximum value measured in each frequency bin shall define the peak-hold spectrum for a single accelerometer channel. Finally, the mean of peak-hold spectrums for four accelerometer

channels shall be calculated as the mean peak-hold spectrum. One spectrum shall be calculated for each fan sample.

• Mean Acceleration Level vs. % Maximum Fan Speed. In this calculation the recording shall be divided into RPM bins no smaller than 50 RPM's and no larger than 150 RPM's. In each of these RPM bins, acceleration level for each accelerometer channel shall be calculated using rectangular (real-time) time weighting. The mean of all four accelerometer channels shall be calculated for each frequency bin to obtain the mean acceleration level. The RPM bins shall then be scaled to the maximum thermal fan speed defined in *Section 4.1.1 General, Laboratory, and Sampling Requirements*.

# 4.2.9 Vibration Requirements

# 4.2.9.1 185mm by 60mm Continuous Fan Speed Sweep

For power supplies using the 185mm x 60mm form factor, peak-hold spectrum response of the continuous fan speed sweep shall be less than a frequency-dependent limit curve defined by vertices listed in *Table 4-7 Mean peak vibration spectrum limit line vertices for 185mm by 60mm*. A plot of the limit line composed of these vertices is shown in *Figure 4-6 Plot of mean peak vibration spectrum limit for 185mm by 60mm form factor*.

Table 4-7 Mean peak vibration spectrum limit line vertices for 185mm by 60mm

| Mean Peak Vibration<br>Spectrum Limit |                        |  |  |  |  |
|---------------------------------------|------------------------|--|--|--|--|
| Frequency<br>(Hz)                     | Vibration Level<br>(g) |  |  |  |  |
| 0                                     | 0                      |  |  |  |  |
| 800                                   | 0.7                    |  |  |  |  |
| 1250                                  | 0.7                    |  |  |  |  |
| 1900                                  | 0.4                    |  |  |  |  |
| 2500                                  | 0.4                    |  |  |  |  |



*Figure 4-6 Plot of mean peak vibration spectrum limit for 185mm by 60mm form factor.* 

#### 4.2.9.2 185mm by 73.5mm Continuous Fan Speed Sweep Limit

For power supplies using the 185mm x 73.5mm form factor, peak-hold spectrum response of the continuous fan speed sweep shall be less than a frequency-dependent limit curve defined by vertices listed in *Table 4-8 Mean peak vibration spectrum limit line vertices for 185mm by 73.5mm form factor*. A plot of the limit line composed of these vertices is shown in *Figure 4-7 Plot of mean peak vibration spectrum limit for 185mm by 73.5mm form factor*.

Table 4-8 Mean peak vibration spectrum limit line vertices for 185mm by 73.5mm form factor

| Mean Peak Vibration<br>Spectrum Limit |                        |  |  |  |
|---------------------------------------|------------------------|--|--|--|
| Frequency<br>(Hz)                     | Vibration Level<br>(g) |  |  |  |
| 0                                     | 0                      |  |  |  |
| 800                                   | 0.7                    |  |  |  |
| 1250                                  | 0.7                    |  |  |  |
| 1900                                  | 0.4                    |  |  |  |
| 2500                                  | 0.4                    |  |  |  |



Figure 4-7 Plot of mean peak vibration spectrum limit for 185mm by 73.5mm form factor

#### 4.2.9.3 265mm by 73.5mm Continuous Fan Speed Sweep Limit

Power supplies developed in the 265mm x 73.5mm PSU form factor are designed for modular infrastructure platforms and shall not be restricted to a vibration limit beyond the general requirements that the PSU induce no bumps, squeaks, or rattles and the fan shall meet the balance grade requirements of *Section 4.2.9.4 Fan Balance Requirements*. Continuous fan sweep vibration levels shall be made available to system integrators on request.

### 4.2.9.4 Fan Balance Requirements

In addition to PSU requirements, each fan shall meet ISO1940 Balance Grade G5.2 or better. This fan balance grade will help ensure that the PSU meets continuous fan sweep vibration and acoustical requirements.

### 4.2.10 Reporting Requirements

Fan and PSU identification reporting requirements shall be the same as *Section 4.1.10 Reporting Requirements*.

For continuous fan sweep mode, the following items shall be reported:

- Plot of Mean Peak-Hold Spectrum with overlay of Mean Peak Vibration Limit indicating compliance with the spec. Report one plot for each fan vendor model tested.
- Plot of Mean Acceleration Level vs. % of Maximum Fan Speed. One plot per fan model that includes each mean acceleration level curve.

# 5 Electrical Input Requirements

# 5.1 High Voltage AC/DC Input Requirements

### 5.1.1 Power Factor and iTHD

The power supply must meet the power factor and current iTHD requirements are stated below. These requirements are within the Energy Star<sup>®</sup> Program Requirements for Computer Servers.

|              | Table 5  | -1 Power factor requir | ements   |           |
|--------------|----------|------------------------|----------|-----------|
| Output power | 10% load | 20% load               | 50% load | 100% load |
| Power factor | > 0.92   | > 0.96                 | > 0.98   | > 0.99    |

| Tahle | 5-2 | iTHD | requirements |
|-------|-----|------|--------------|
| rubic | J Z | 1110 | regunements  |

| Output power                                          | < 5%  | 5%≤In≤10% | 10% <lin≤20%< th=""><th>20%<lin≤50%< th=""><th>50%<lin≤100%< th=""></lin≤100%<></th></lin≤50%<></th></lin≤20%<> | 20% <lin≤50%< th=""><th>50%<lin≤100%< th=""></lin≤100%<></th></lin≤50%<> | 50% <lin≤100%< th=""></lin≤100%<> |
|-------------------------------------------------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------|
| Current iTHD (240VAC)<br>Capacity Levels $\geq$ 1400W | < 20% | < 8.5%    | < 7.5%                                                                                                          | < 5%                                                                     | < 3.5%                            |
| Current iTHD (240VAC)<br>Capacity Levels < 1400W      | < 25% | < 10%     | < 10%                                                                                                           | < 7.5%                                                                   | < 4%                              |
| Current iTHD (120VAC)                                 | < 25% | < 10%     | < 7.5%                                                                                                          | < 5%                                                                     | < 4%                              |

#### Notes:

- 1. Tested at 230Vac, 50Hz.
- 2. Tested according to Generalized Internal Power Supply Efficiency Testing Protocol. This is posted at <u>http://www.plugloadsolutions.com/80pluspowersupplies.aspx</u>
- 3. No single harmonic should exceed 80% of the total harmonic distortion and shall be guaranteed by design.
- 4. iTHD validation should be done by setting the load from No Load to 100% Load (or 100% to No Load) in steps of 5%. At each point iTHD and Input Current should be recorded in addition to Input Voltage, Power Factor, Output Load Current etc. Then a graph should be plotted for iTHD vs Input Current.
- iTHD should also be validated at each design stage at 100Vac / 60 Hz and 200Vac / 50Hz.

# 5.1.2 Inlet Connector

The AC input connector shall be an IEC 320 C-22, IEC 320 C-20 connector may be used upon request from the costumer for environment conditions where the exhaust temperature of the power supply will not exceed 70C. This inlet is rated for 16A/250VAC. Additionally an IEC 320 C-14 can be used for input currents up to 10A/250VAC. IEC320-C16 can be used to support higher exhaust temperatures in the power supply at 10 Amperes.

277VAC/380VDC inlet connector is to be defined.

# 5.1.3 Input Voltage Specification

The power supply must operate within all specified limits over the following input voltage ranges. Harmonic distortion of up to 10% of the rated line voltage must not cause the power supply to go out of specified limits.

| PARAMETER                       | MIN                               | RATED                    | V <sub>MAX</sub>     | Startup VAC <sup>2</sup>                     | Power Off<br>VAC                             |
|---------------------------------|-----------------------------------|--------------------------|----------------------|----------------------------------------------|----------------------------------------------|
| Voltage (240 V <sub>RMS</sub> ) | 180 V <sub>RMS</sub>              | 200-240 V <sub>RMS</sub> | 264 V <sub>RMS</sub> | 174V <sub>RMS</sub> —<br>180V <sub>RMS</sub> | 169V <sub>RMS</sub> —<br>175V <sub>RMS</sub> |
| Voltage (Wide range)            | 90 V <sub>RMS</sub>               | 120/240 V <sub>RMS</sub> | 264 V <sub>RMS</sub> | 84V <sub>RMS</sub> –<br>89V <sub>RMS</sub>   | 79V <sub>RMS</sub> –<br>85V <sub>RMS</sub>   |
| Voltage (277 V <sub>RMS</sub> ) | 180 V <sub>rms</sub> <sup>1</sup> | 200-277 V <sub>RMS</sub> | 305 V <sub>RMS</sub> | 243V <sub>RMS</sub> —<br>249V <sub>RMS</sub> | 238V <sub>RMS</sub> –<br>244V <sub>RMS</sub> |
| Frequency                       | 47 Hz                             | 50/60                    | 63 Hz                |                                              |                                              |

# Notes:

- 1. 277VAC input power supply's efficiency shall be tested at 230Vac, 50Hz.
- 2. Start up and Power Off voltage levels must always have hysteresis.
- 3. Maximum input currents are defined on individual design specification per model.

Application of an input voltage below the power off threshold shall not cause damage to the power supply, including a blown fuse.

# 5.1.3.1 Crest Factor

The PSU shall be capable of starting and operating at Minimum Turn-On Voltage and Maximum Operating Voltage with Crest Factors (C.F.) between 1.1 and 1.5 (both inclusive) of the Input Waveform. In either case the PSU continues to operate but PSU performance may not meet the specification requirements such as but not limited to – iTHD, Power Factor, efficiency, output voltage regulation and ripple, dynamic load response. Crest factor (C.F.) is defined as the ratio of Peak Voltage to RMS Voltage of the Input Sinewave. CF Test should be done using both waveforms – Clipped Sinewave and AC Sinewave with Peak at the top. The input voltage shall be provided by a programmable source capable of providing a clipped AC waveform and an AC Sinewave with peak at the top shown in the figure below.





*Note:* More reference waveforms are described in *Supplemental Material N. Reference Distorted Waveforms*.

### 5.1.3.2 240VDC/380VDC

The power supply must be able to operate normally with 240VDC input.

- Operating range: 192VDC to 310VDC
- PMBus commands must function normally
- Power timing requirements met during power cycling
- Output power requirements support for same equivalent RMS AC input voltage
- LED functioning correctly
- In Always Standby mode in a 1+1 PSU configuration the active PSU will have >95% load, the Standby PSU will have <5% load
- In 1+1 PSU configuration and one PSU Active and the other in Always Standby mode; if the Active PSU fails the Standby PSU must support the load to maintain output voltage > 11.20V. Tested with 2,200uF 12V capacitance.
- For slow input voltage ramp.
- turn ON input voltage: 180VDC / 192VDC (MIN/MAX)
- turn OFF input voltage: 175VDC / 187VDC (MIN/MAX)

| PARAMETER                      | MIN          | RATED                   | V <sub>MAX</sub> | Startup VDC                                | Power Off VDC                              |
|--------------------------------|--------------|-------------------------|------------------|--------------------------------------------|--------------------------------------------|
| Voltage (240 V <sub>DC</sub> ) | $192 V_{DC}$ | 200-240 V <sub>DC</sub> | $310 V_{DC}$     | 180V <sub>DC</sub> –<br>192V <sub>DC</sub> | 175V <sub>DC</sub> –<br>187V <sub>DC</sub> |
| Voltage (380 V <sub>DC</sub> ) | $260 V_{DC}$ | 336 V <sub>DC</sub>     | $400 V_{DC}$     | 254V <sub>DC</sub> –<br>260V <sub>DC</sub> | 249V <sub>DC</sub> –<br>255V <sub>DC</sub> |
| Hysteresis                     |              |                         |                  | 5 V                                        | 5 V                                        |

| Tahle | 5-4 | DC                       | innut | voltage | ranaes |
|-------|-----|--------------------------|-------|---------|--------|
| rubie | 5-4 | $\mathcal{D}\mathcal{C}$ | mpuι  | voituge | runges |

# 5.1.4 Line Isolation Requirements

The power supply shall meet all safety agency requirements for dielectric strength. Transformers' isolation for AC mains between primary and secondary windings must comply with the 3000Vac (4242Vdc) dielectric strength criteria. If the working voltage between primary and secondary dictates a higher dielectric strength test voltage the highest test voltage should be used. The insulation system must comply with reinforced insulation per safety standard IEC 62368-1. Separation between the primary and

secondary circuits, and primary to ground circuits, must comply with the IEC 62368-1 spacing requirements.

*Note:* This test shall be done only during development.

# 5.1.5 Line Dropout/Holdup

### 5.1.5.1 Main output

An AC/DC line dropout is defined to be when the AC/DC input drops to  $0V_{AC/DC}$  at any phase of the AC/DC line for any length of time. During an AC/DC dropout the power supply must meet dynamic voltage regulation requirements. An AC/DC line dropout of any duration shall not cause tripping of control signals or protection circuits other than the SMBAlert# signal. If the AC/DC dropout lasts longer than the holdup time the power supply should recover and meet all turn on requirements. The power supply shall meet the AC/DC dropout requirement overrated AC/DC voltages and frequencies. A dropout of the AC/DC line for any duration shall not cause damage to the power supply.

Table 5-5 AC/DC holdup / dropout

| Loading during AC/DC dropout / holdup | Holdup time / Dropout duration <sup>1</sup> |
|---------------------------------------|---------------------------------------------|
| 0% to 100% of rated load              | 10msec                                      |

#### Notes:

1. This must be proven by calculation using the worst capacitance tolerance, variance with temperature and bus voltage. It shall be tested with a bulk capacitor having the minimum capacitance tolerance, at worst case loading and at worst case AC voltage conditions.

# 5.1.5.2 Auxiliary (Stand-by) Output

The 12VSB output voltage should stay in regulation under its full load (static or dynamic) during an AC dropout of 70ms min (=12VSB holdup time) at 70% of max load and 150ms minimum at 1 Ampere of load whether the power supply is in ON or OFF state (PSON asserted or de-asserted).

# 5.1.6 Line Fuse

The power supply shall have one line fused in the single line fuse on the line (Hot) wire of the AC input. The line fusing shall be acceptable for all safety agency requirements. The input fuse shall be a High breaking capacity fast blow type. AC/DC inrush current shall not cause the AC/DC line fuse to blow under any conditions. All protection circuits in the power supply shall not cause the AC/DC fuse to blow unless a component in the power supply has failed. This includes DC output load short conditions.

Additionally, the power supply shall incorporate an input over current warning feature as described in *Section 8.4 Input Over Current Protection.* 

# 5.1.7 Inrush Current

AC line inrush current shall not exceed 35A peak ignoring the initial 500us of the EMI filter charge, for up to one-half of the AC cycle, after which the power supply is allowed to have a secondary inrush event for up to PSU model label current rating Amperes and lasting for up to 2500ms, the input current should be

no more than the specified maximum input current. The peak inrush current shall be less than the ratings of its critical components (including input fuse, bulk rectifiers, and surge limiting device).

The power supply must meet the inrush requirements for any rated AC voltage, during turn on at any phase of AC voltage, during a single cycle AC dropout condition as well as upon recovery after AC dropout of any duration, and over the specified temperature range (Top).

### 5.1.7.1 Cold Start Inrush Current With PSON# asserted

The PSU Input Current during a Cold Start event (with PSON# in asserted state) should follow the timing diagram below.



PSON# = Asserted

Figure 5-2 Inrush condition at cold start with PSON# asserted

At any point during this event input current should meet I vs t profile shown below (excluding the charging current of EMI Caps if the duration of the peak is  $\leq$  500µs)

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4



Figure 5-3 I vs T profile of the PSU input current

#### 5.1.7.2 Cold Start Inrush Current With PSON# de-asserted

The PSU Input Current during a Cold Start event (with PSON# in De-Asserted state) should follow the timing diagram below.



Figure 5-4 Cold start inrush current with PSON# de-asserted

# 5.1.7.3 Re-rush Current

In addition to the Inrush Requirements, the Re-Rush current profile on the PSU should satisfy the following requirements when the Input Voltage is applied after an Input Brown out / Black Out event. The re-application of the Input Voltage can happen at the Peak of the Input Waveform at Maximum Specified Operating Voltage. The values defined below are true over the Operating Input Voltage, Frequency, Load Capacity and Temperature Range of the PSU. The re-rush condition shall meet the timing and duration of the figure below.



Figure 5-5 Re-rush current and timing

The RMS Value of the Re-Rush Current will not exceed 5 x Maximum PSU Rating over ½ Cycle of Input Frequency, 3.5 x Maximum PSU Rating over 1 Cycle of Input Frequency. In addition, the Input Current of the PSU should settle to a value less than or equal to 2 x Maximum PSU Rating of the PSU within 2 Cycles of the Input Frequency after the AC Input is applied.

The secondary Inrush Current Event if present should be over within 1000ms after the initial 3 cycles of re-application of Input. The RMS value of this Secondary Inrush Current should not exceed 2 x Maximum Rated Input Current of the PSU as measured during any 100ms interval within the 1000ms period. Maximum of 2 such intervals are permitted during this 1000ms period. After 1000ms the Input Current of the PSU should be less than or equal to the Maximum Rated Current Rating of the PSU.

At any point during this event, input current should fit under the profile shown in *Figure 5-3 I vs T profile* of the PSU input current.

# 5.1.8 Inrush Current High Voltage DC Input

For PSUs operating with HVDC Input Voltage, Initial Inrush, Secondary Inrush and Re-Rush Current is defined below:



Figure 5-6 I vs T Pulse Profile for DC Input

*Note:* For pulse duration T50 < 0.5 ms, the inrush and re-rush current is not considered due to too low "energy content" to trip a protective device (Per ETSI EN 300 132-3-1 Section 9.1).

Maximum inrush current characteristics for Telecommunications and Datacom (ICT) equipment at nominal voltage and maximum load:



Figure 5-7 I vs T profile for High Voltage DC input at nominal voltage

# 5.1.9 Line Transient Specification

AC line transient conditions shall be defined as "sag" and "surge" conditions. "Sag" conditions are also commonly referred to as "brownout", these conditions will be defined as the AC line voltage dropping below nominal voltage conditions. "Surge" will be defined to refer to conditions when the AC line voltage rises above nominal voltage. The power supply shall meet the requirements under the following AC line sag and surge conditions.



*Figure 5-8 AC input brown-out behavior* 

#### *Note:* This test shall be done only during development at full load.

| AC Line Surge       |       |                                  |                |                                    |
|---------------------|-------|----------------------------------|----------------|------------------------------------|
| Duration            | Surge | Operating AC Voltage             | Line Frequency | Performance Criteria               |
| Continuous          | 10%   | Nominal AC Voltages              | 50/60Hz        | No loss of function or performance |
| 0.5ms to ½ AC cycle | 35%   | Mid-point of nominal AC Voltages | 50/60Hz        | No loss of function or performance |

*Note:* During these tests, the load should be set to 50% of maximum load.

Additional requirements are described in *Supplemental Material Q Additional Requirements on Input Line Transients*.

# 5.1.10 Susceptibility Requirements

The power supply shall meet the following electrical immunity requirements when connected to a cage with an external EMI filter which meets the criteria defined in the SSI document EPS Power Supply Specification.

| Level | Description                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| А     | The apparatus shall continue to operate as intended. No degradation of performance.                                                  |
| В     | The apparatus shall continue to operate as intended. No degradation of performance beyond spec limits.                               |
| С     | Temporary loss of function is allowed provided the function is self-recoverable or can be restored by the operation of the controls. |

#### Table 5-7 Performance criteria

# 5.1.11 Electrostatic Discharge Susceptibility

The power supply shall comply with the limits defined in EN 55024: 1998/A1: 2001/A2: 2003 using the IEC 61000-4-2: Edition 1.2: 2001-04 test standard and performance criteria B defined in Annex B of CISPR 24.

# 5.1.12 Fast Transient/Burst

The power supply shall comply with the limits defined in EN55024: 1998/A1: 2001/A2: 2003 using the IEC 61000-4-4: Second edition: 2004-07 test standard and performance criteria B defined in Annex B of CISPR 24.

# 5.1.13 Radiated Immunity

The power supply shall comply with the limits defined in EN55024: 1998/A1: 2001/A2: 2003 using the IEC 61000-4-3: Edition 2.1: 2002-09 test standard and performance criteria A defined in Annex B of CISPR 24.

# 5.1.14 Surge Immunity

The power supply shall be tested with the system for immunity to AC Unidirectional wave as shown in the table below per EN 55024: 1998/A1: 2001/A2: 2003, EN 61000-4-5: Edition 1.1:2001-04.

The pass criteria include: No unsafe operation is allowed under any condition; all power supply output voltage levels to stay within proper spec levels; No change in operating state or loss of data during and after the test profile; No component damage under any condition.

| Condition                                 | Surge immunity |
|-------------------------------------------|----------------|
| Line to ground                            | 3kV            |
| Line to line                              | 2kV            |
| Line to ground (tested for design margin) | 3.5kV          |
| Line to line (tested for design margin)   | 2.5kV          |

*Notes:* Margin test shall be conducted only during development

The power supply shall comply with the limits defined in EN55024: 1998/A1: 2001/A2: 2003 using the IEC 61000-4-5: Edition 1.1:2001-04 test standard and performance criteria B defined in Annex B of CISPR 24.

# 5.1.15 Voltage Interruptions

The power supply shall comply with the limits defined in EN55024: 1998/A1: 2001/A2: 2003 using the IEC 61000-4-11: Second Edition: 2004-03 test standard and performance criteria C defined in Annex B of CISPR 24.

# 5.1.16 Power Recovery

The power supply shall recover automatically after an AC/DC power failure. AC/DC power failure is defined to be any loss of AC power that exceeds the dropout criteria stated in section 5.1.5 Line Dropout/Holdup.

Although the power supply may power off under conditions described in this section, it must be capable of restarting, either automatically or under program control after the disturbance. In addition, the power supply should not be in a latched state such that any of the operator buttons/switches do not operate correctly after the disturbance. At no time should the AC/DC power cord have to be removed to clear an error condition.

Auto restart conditions are tested from -40% to -100% Input under voltage conditions for time intervals ranging from 25ms to 2 seconds.

These tests are performed at both the lowest and highest nominal operating voltages of the power supply. Time intervals: 25ms, 40ms, 60ms, 90ms, 130ms, 200ms, 280ms, 400ms, 600ms, 900ms, 1.3s, and 2.0s Under voltage deviation from nominal AC voltage: -40%, -50%, -60%, -70%, -80%, -90%, -100% In a temporary AC input power outage situation (dropout/brownout/blackout), the power supply will be able to automatically restart under any load, once the PSON# signal is asserted LOW. This is true even under a condition such as the PSON# signal de-asserts (HIGH) and then asserts (LOW) during the temporary power outage period. This toggling of the PSON# signal can happen at any interval and may repeat during the temporary power outage period.

# 5.1.17 Minimum Input Inductance

The power supply shall have a minimum input inductance (*Lin*) specified in table below when operating with a voltage range defined in *Table 5-4 DC input voltage ranges*.

Table 5-9 Minimum input inductance for High Voltage DC input power supplies

| PARAMETER              | MIN     |
|------------------------|---------|
| Input inductance (Lin) | 11mH/kW |

*Note:* The recommended approach to determine the input inductance (*Lin*) of the power supply is shown below in *Supplemental Material M DC input impedance measurement procedure.* 

# 5.2 Low Voltage +54VDC Input Requirements (Rack Power Input)

# 5.2.1 Inlet Connector

The power supply shall have a 100A power blade type connector defined in *Section 2.4.3 +54VDC Input* (*Rack Power Input*).

# 5.2.2 Input Voltage Specification

The power supply must be able to operate normally with +54VDC input.

- Operating range: 40 VDC to 60 VDC
- PMBus commands must function normally
- Power timing requirements met during power cycling
- LED functioning correctly
- In Always Standby mode in a 1+1 PSU configuration the active PSU will have >95% load, the Standby PSU will have <5% load
- In 1+1 PSU configuration and one PSU Active and the other in Always Standby mode; if the Active PSU fails the Standby PSU must support the load to maintain output voltage > 11.20V. Tested with 2,200uF 12V capacitance.
- turn ON input voltage: 38 VDC / 40 VDC (MIN/MAX)
- turn OFF input voltage: 37 VDC / 39 VDC (MIN/MAX)

| Table 5-10 +54VDC input | t voltage specification |
|-------------------------|-------------------------|
|-------------------------|-------------------------|

| PARAMETER MIN | Typical | V <sub>MAX</sub> | Startup VDC | Power Off V<br>DC |
|---------------|---------|------------------|-------------|-------------------|
|---------------|---------|------------------|-------------|-------------------|

| Steady state voltage       | $40 V_{DC}$ | 54 V <sub>DC</sub> | 60 V <sub>DC</sub> | 38 VDC – 40<br>VDC | 37 VDC – 39<br>VDC |
|----------------------------|-------------|--------------------|--------------------|--------------------|--------------------|
| Transient state<br>voltage | $40 V_{DC}$ | 54 $V_{DC}$        | 60 V <sub>DC</sub> | NA                 | NA                 |

# 5.2.3 Fuse

Input fusing shall be provided at the input of the PSU.

# 5.2.4 Inrush Current

Hot swap/inrush controller MOSFET shall be used to avoid arcing at insertion. Capacitors in front of the Hot Swap Controller shall be avoided. Sense +/- (short pins in the input connector) shall be used to turn ON/OFF the Hot Swap Controller (Inrush switch MOSFETs) to avoid arcing during the insertion and extraction operations.

# 5.2.5 Transients Requirements

Voltage transitions could take place when the power source transitions from/to the backup power. The input power circuitry must be fully functional during the input voltage transitions, i.e., the input capacitor should be sized properly, and the hot swap controller protection levels should be set correctly to avoid protection tripping during voltage transitions. The maximum voltage slew rate during the transitions is listed below:

Table 5-11 Maximum voltage slew rate during input transient events.

| PARAMETER      | Slew rate (V/ms) |
|----------------|------------------|
| Ramp up rate   | 30               |
| Ramp down rate | 10               |

# 5.2.6 Susceptibility Requirements

Not applicable to this type of power supply.

# 5.2.7 Input Dropout/Holdup

# 5.2.7.1 Main output

A DC input dropout is defined to be when the DC input drops to  $0V_{DC}$  for any length of time. During an DC dropout the power supply must meet dynamic voltage regulation requirements. A DC input dropout of any duration shall not cause tripping of control signals or protection circuits other than the SMBAlert# signal. If the DC dropout lasts longer than the specified holdup time in *Table 5-12 +54VDC input power supply holdup / dropout* below the power supply should recover and meet all turn ON requirements. The power supply shall meet the DC dropout requirement overrated DC voltages. A dropout of the DC input for any duration shall not cause damage to the power supply.

| Table 5-12 +54VDC input power supply notaup 7 aropout |                                                     |  |
|-------------------------------------------------------|-----------------------------------------------------|--|
| Loading during AC/DC dropout / holdup                 | Minimum Holdup time / Dropout duration <sup>1</sup> |  |
| 0% to 100% of rated load                              | 1 msec                                              |  |

Table 5-12 +54VDC input power supply holdup / dropout

#### Notes:

1. This must be proven by calculation using the worst capacitance tolerance, variance with temperature and bus voltage. It shall be tested with a bulk capacitor having the minimum capacitance tolerance, at worst case loading and at worst case DC voltage conditions.

## 5.2.7.2 Auxiliary (Stand-by) Output

Not applicable for this type of power supply.

## 5.2.8 Input Ripple Voltage

The maximum ripple voltage on the input bus (generated from the source & infrastructure) shall be 1Vpp (peak to peak) as measured at the PSU terminals measured at 20MHz bandwidth. The PSU should consider this ripple as normal operating range, if the ripple is outside this range the performance may be degraded. If the PSU continues to operate outside the range, it should operate safely.

## 5.2.9 Isolation Requirements

Isolation between input and output is not required in this type of power supply.

## 5.3 Low Voltage -48VDC Input Requirements (Telecom)

This type of power supply is intended to be in a Telecom environment, due to this, compliance with NEBS specification is required, please see *Section 14.5 Telecommunications DC Mains Powered Power Supplies*.

## 5.3.1 Inlet Connector

Please refer to Figure 2-20 -48VDC inlet connector example (Telecom)

## 5.3.2 Input Voltage Specification

| PARAMETER                      | MIN                 | RATED                                        | V <sub>MAX</sub>    | Startup VDC                                 | Power Off<br>VDC     |
|--------------------------------|---------------------|----------------------------------------------|---------------------|---------------------------------------------|----------------------|
| Voltage (-48 V <sub>DC</sub> ) | -40 V <sub>DC</sub> | -48 V <sub>DC</sub> –<br>-60 V <sub>DC</sub> | -72 V <sub>DC</sub> | -38 V <sub>DC</sub> – 40<br>V <sub>DC</sub> | -37 V <sub>D C</sub> |
| Hysteresis                     |                     |                                              |                     | 1V                                          | 1V                   |

#### Table 5-13 -48VDC power supply Input voltage range

### 5.3.3 Minimum Input Inductance

The power supply shall have a minimum input inductance (*Lin*) specified in table below when operating with a voltage range defined in *Table 5-13 -48VDC power supply Input voltage range*.

| Table 5-14 Minimum input inductance for | or -48VDC input power supplies |
|-----------------------------------------|--------------------------------|
|-----------------------------------------|--------------------------------|

| PARAMETER              | MIN     |
|------------------------|---------|
| Input inductance (Lin) | 11mH/kW |

**Note:** The recommended approach to determine the input inductance (*Lin*) of the power supply is shown below in *Supplemental Material M DC input impedance measurement procedure.* 

## 5.3.4 Input Impedance

The power supply vendor shall measure and characterize the input impedance of the power supply following the procedure described in *Supplemental Material M. DC input impedance measurement procedure.* 

## 5.3.5 Inrush Current

For PSUs operating with -48VDC Input Voltage, Initial Inrush, Secondary Inrush and Re-Rush Current is defined below:



Figure 5-9 I vs T Pulse Profile for DC Input

Maximum inrush current characteristics for Telecommunications and Datacom (ICT) equipment > 250 W at unit under test with -48VDC input.



Figure 5-10 I vs T Profile for -48VDC Input

Re-rush Current (DC input) is defined as the input peak current (duration >0.5mS) due to Multiple Input Dropouts of intervals from 10ms up to 100ms and the input coming back at -48VDC with dv/dt = 10 V/us.

For PSUs used in telecommunication applications (operating on -48Vdc nominal), the Initial Inrush, Secondary Inrush and Re-Rush Current is defined below:

The ratio of the instantaneous inrush current  $I_t$  to maximum steady state current  $I_m$  at interface "A", when the switch is closed within the normal service voltage range, shall not exceed the limits shown in *Figure 5-10 I vs T Profile for -48VDC Input.* 

The parameters are defined as follows:

- It: inrush current (magnitude of instantaneous value).
- I<sub>m</sub>: maximum steady state input current for a fully-equipped equipment under test connected to interface "A", at nominal voltage.

The power generator for Inrush current test shall be in accordance with CENELEC EN 61000-4-29 [7]. Performance criteria:

- Below 0.1 ms, the inrush current is not defined.
- Below 0.9 ms the  $I_t/I_m$  ratio shall be lower than 48.
- Above 1 ms: the curve corresponds to the maximum tripping limit of majority of existing protective devices.

### 5.3.6 Fuse

The power supply must have internal primary overcurrent protection. A fuse type acceptable for all safety agencies' requirements and utilizing high-breaking-capacity must be placed in the input circuit. The fuse is not to be considered replaceable for the purposes of determining power supply reliability and life as specified in *Section 13 Reliability*. The fuse shall not open in any transient condition but only in an internal failure of the power supply.

## 5.3.7 Reversed Polarity Protection

Reversed polarity protection is required for a -48VDC input Telecom power supply. No damage shall occur to the power supply however shutdown is acceptable. Restoring the correct input polarity shall restore full functionality of the power supply.

## 5.3.8 Input dv/dt

The PSU while operating on a DC input shall be able to sustain a dv/dt defined in *Table 5-15 Input dv/dt during* Turn-On and Turn-Off and during input line transients including input voltage sags and surges. The value of dv/dt should be guaranteed by design (by including data on dv/dt and di/dt of all components exposed to input dv/dt).

| Table 5-15 Input dv/dt |         |  |  |  |
|------------------------|---------|--|--|--|
| Parameter              | Max     |  |  |  |
| Input dv/dt            | 10 V/us |  |  |  |

## 5.3.9 Input Ripple Voltage

While operating on a DC input, the maximum ripple voltage on the input bus (generated from the source & infrastructure) shall be 1% peak-peak of the operating voltage as measured at the PSU terminals. The frequency of the input ripple voltage is 94 Hz - 126Hz. The PSU should consider this ripple as normal operating range, if the ripple is outside this range the performance may be degraded. If the PSU continues to operate outside the range, it should operate safely.

## 5.3.10 Input Reflected Ripple Current

While operating on DC Input, the pk-pk ripple current as seen on the PSU input from 10% load to 100% load shall be less than 10% of the maximum DC Input Current specified in the Design Specification for individual PSU, at loads below 10%, the value is 30% of the maximum DC Input Current specified in the Design Specification for individual PSU with input ripple voltage defined above.

The Input Current ripple will be measured with scope bandwidth limited to 1 MHz.

## 5.3.11 Surge Immunity

Compliance with NEBS specification is required. see *Section 14.5 Telecommunications DC Mains Powered Power Supplies* for more details.

## 5.3.12 Inrush Current

For power supplies used in telecommunication applications (operating on -48VDC nominal), the Initial Inrush, secondary Inrush and Re-Rush current the ratio of the instantaneous inrush current It to maximum steady state current *Im* at interface "A", when the switch is closed within the normal service voltage range, shall not exceed the limits shown in *Figure 5-11 I vs T Profile for -48VDC Input power supply at nominal voltage and maximum load*.

The parameters are defined as follows:

- *It*: inrush current (magnitude of instantaneous value).
- *Im*: maximum steady state input current for a fully equipped equipment under test connected to interface "A", at nominal voltage.

The power generator for Inrush current test shall be in accordance with CENELEC EN 61000-4-29. Performance criteria:

- Below 0.1 ms, the inrush current is not defined.
- Below 0.9 ms the *It/Im* ratio shall be lower than 48.
- Above 1 ms: the curve corresponds to the maximum tripping limit of the majority of existing protective devices.

Maximum inrush current characteristics for Telecommunications and Datacom (ICT) equipment at nominal voltage and maximum load:

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4



Figure 5-11 I vs T Profile for -48VDC Input power supply at nominal voltage and maximum load

Note: Refer to ETSI EN 300 132-2 V2.5.1 (2016-10) for measurement set-up.

# 6 Efficiency

### 6.1.1 High Voltage AC/DC Input Power Supplies

The power supply shall be tested for efficiency to meet efficiency levels of <u>www.80plus.com</u> for 230V Internal power supplies. There is a link to the testing protocol here; Generalized Test Protocol for Calculating the Energy Efficiency of Internal Ac-Dc and Dc-Dc Power Supplies revision 6.7. Output shall be loaded according to the proportional loading method defined by 80 Plus in Generalized Internal Power Supply Efficiency Testing Protocol Rev 6.7. In these testing requirements the power supply is tested at 230VAC/60Hz input and does not include the losses of the PSU fan.

### 6.1.1.1 240VAC/240VDC and Wide Input Range

| Loading                                               | 100% of maximum | 50% of maximum | 20% of maximum | 10% of maximum |
|-------------------------------------------------------|-----------------|----------------|----------------|----------------|
| Titanium efficiency for PSUs<br>equal or beyond 2500W | 94%             | 96%            | 94%            | 90%            |
| Titanium efficiency for PSUs<br>below 2500W           | 92%             | 96%            | 94%            | 90%            |
| Platinum efficiency                                   | 92%             | 94%            | 90%            | 85%            |

 Table 6-1 Efficiency requirements for 240VAC/240VDC and wide input range power supplies

### 6.1.1.2 277VAC/380VDC Input

Table 6-2 Efficiency requirements for 277VAC/380VDC power supplies

| Loading 100% of maxim | n 50% of maximum | 20% of maximum | 10% of maximum |
|-----------------------|------------------|----------------|----------------|
|-----------------------|------------------|----------------|----------------|

| Titanium efficiency for PSUs equal or beyond 2500W <sup>1</sup> | 94% | 96% | 94% | 90% |
|-----------------------------------------------------------------|-----|-----|-----|-----|
| Titanium efficiency for PSUs below 2500W                        | 92% | 96% | 94% | 90% |
| Platinum efficiency                                             | 92% | 94% | 90% | 85% |

Notes:

1. Titanium efficiency certificate is required for 380VDC input power supplies.

#### 6.1.2 Low Voltage DC Input Power Supplies

The subsections provide the required minimum efficiency levels at various loading conditions for power supplies with low input voltage. These are provided at different load levels; 100%, 50%, 20%, and 10%.

### 6.1.2.1 +54VDC Input

| <b>T</b>     C O |            |              | 6            |           | 1:          |
|------------------|------------|--------------|--------------|-----------|-------------|
| Table 6-3        | Efficiency | requirements | for +54VDC I | input pow | er supplies |

| 100% of maximum | 50% of maximum | 20% of maximum | 10% of maximum |
|-----------------|----------------|----------------|----------------|
| 95%             | 96%            | 94%            | 90%            |

### Notes:

- 2. Tested at +51VDC and +54VDC.
- 3. Efficiency test shall be conducted excluding the losses of the PSU fan

### 6.1.2.2 -48VDC Input (Telecom)

| Table 6-4 Efficiency requirements for -48VDC (Telecom) input power supplies |                |                |                |  |  |  |  |
|-----------------------------------------------------------------------------|----------------|----------------|----------------|--|--|--|--|
| 100% of maximum                                                             | 50% of maximum | 20% of maximum | 10% of maximum |  |  |  |  |
| 91%                                                                         | 94%            | 90%            | 85%            |  |  |  |  |

### Notes:

- 1. Tested at -48VDC.
- 2. Efficiency test shall be conducted excluding the losses of the PSU fan

# 7 Output Requirements

## 7.1 Output Power/Currents

The following tables define the minimum power and current ratings. The power supply must meet both static and dynamic voltage regulation requirements for all conditions.

| Output                      | Input voltage | Min.<br>(A) | PL1 Max.<br>Continuous⁴ (A) | PL2 CLST Peak<br>20sec duration <sup>2</sup><br>(%) | PL3 Peak<br>10msec duration <sup>3</sup><br>(%) | PL4 Peak<br>100µsec duration<br>(%) |
|-----------------------------|---------------|-------------|-----------------------------|-----------------------------------------------------|-------------------------------------------------|-------------------------------------|
| 12V main                    | 200-240 VAC   | 0.0         | PSU rating                  | 115%                                                | 155%                                            | 165%                                |
| 12V main (wide input range) | 90-264 VAC    | 0.0         | PSU rating                  | 115%                                                | 155%                                            | 165%                                |
| 54V main                    | 200-240 VAC   | 0.0         | PSU rating                  | 115%                                                | 155%                                            | 165%                                |

Table 7 4 Land and an and

| 54V main <sup>6</sup> | 54 VDC  | 0.0 | PSU Rating | 115% | 155% | 165% |
|-----------------------|---------|-----|------------|------|------|------|
| 12VSB 1               | 100-240 | 0.0 | 3.0        | 113% | NA   | NA   |

Notes:

- 1. 12VSB must provide 6.0A with two power supplies in parallel. The Fan may work when Standby current >1.5A and the ambient temperature is higher than 35C.
- 2. CLST Peak load duration is based on thermal sensor and assertion of the SMBAlert# signal. Minimum peak power duration shall be 20 seconds without asserting the SMBAlert# signal at maximum operating temperature.
- 3. PL3 peak duty cycle shall be 25%; 4msec at PL3 / 12msec at CLST Peak. Applying a PL3 peak load must not trip the SMBAlert# signal. The maximum length of time the PL3 peak must be supported is based on the SMBAlert# signal asserting. The PSU must support this peak load for 5msec after SMBAlert# asserts.
- 4. When applying a repetitive or non-repetitive transient load profile, the effective lavg load must never exceed the maximum current rating as stated on PL1.
- 5. Refer to *Section 8.1.2 Averaging Mechanism* for more details about the averaging algorithm, accuracy, and timing.
- 6. This power supply is intended for pass-through applications using a power shelf and bus bar in the rack, and a Hot Swap Controller inside the power supply module.



Figure 7-1 PSU Peak power timing example

## 7.2 Peak Load Protection

For peak loads above the PL3 peak load level the PSU may assert the SMBAlert# signal to shorten the duration of the peak load to < 100µsec. For peak loads up to PL3 peak load level the PSU must not assert

SMBAlert# if the peak load duration is <10msec. If the peak load last longer than 10msec the PSU may assert SMBAlert# to throttle the load within 15msec. Below are PSU requirements for peak load conditions.

| Peak Load | Peak current     | System capacitance | SMBAlert#<br>timing | Peak load<br>duration |
|-----------|------------------|--------------------|---------------------|-----------------------|
| PL4       | Rated+65% (165%) | 6 x 1,500μF        | < 20µsec            | 100µsec               |

Table 7-2 Peak load protection testing conditions

## 7.3 Auxiliary (Stand-by) Output

The 12VSB output shall be present when an AC input greater than the power supply turn on voltage is applied. There should be load sharing in the standby rail using the specified output voltage droop in *Table 2-1* and shown in *Figure 7-2 Typical 12VSB droop share* characteristics.



Figure 7-2 Typical 12VSB droop share characteristics

### Notes:

- 1. Voltage calibration setpoint shall be 12.075V at 1.5Amps load.
- 2. Tolerance shall be ±30mV at 1.5Amps load.

## 7.4 Voltage Regulation

The power supply output voltages must stay within the following voltage limits when operating at steady state, for dynamic conditions see section 7.5 Dynamic Loading. These limits include the peak-peak ripple/noise. These shall be measured at the output connectors.

| Parameter                              | Min.   | Nom.   | Max.   | Units            |
|----------------------------------------|--------|--------|--------|------------------|
| +12V <sup>1</sup>                      | +12.11 | +12.20 | +12.29 | V <sub>RMS</sub> |
| +54V (High voltage input) <sup>3</sup> | +53.80 | +54    | +54.20 | V <sub>RMS</sub> |
| +54V (+54V input) <sup>2</sup>         | +40.00 | +54    | +60.00 | V <sub>RMS</sub> |

| +12V SB +11.40 +12.00 +12.60 V <sub>RMS</sub> |
|-----------------------------------------------|
|-----------------------------------------------|

Notes:

- 1. Output voltage set point when the PSU is standalone shall be 12.2V +-30mV at 50% loading condition and vary from 12.29V +-30mV at 5% loading condition to 12.11V +- 30mV at 95% loading condition measured at the mating connector. The droop bandwidth shall be equivalent to the +12Vmain voltage regulation loop.
- 2. This power supply is intended for pass-through applications using a power shelf and bus bar in the rack, and a Hot Swap Controller inside the power supply module. Minimum voltage is stated to handle the required current at maximum load and maximum voltage is stated for component voltage ratings.
- 3. Output voltage setpoint when the PSU is standalone shall be 54V ±140mV at 50% loading condition.

## 7.5 Dynamic Loading

The output voltages shall remain within limits specified for the step loading and capacitive loading specified in the table below. The load transient repetition rate shall be tested between 50Hz and 5kHz at duty cycles ranging from 10%-90%. The load transient repetition rate is only a test specification. The  $\Delta$  step load may occur anywhere within the MIN load to the Peak load conditions.

| Output                         | $\Delta$ Step Load Size       | Load Slew Rate | Test capacitive Load <sup>3</sup> | Regulation limits |
|--------------------------------|-------------------------------|----------------|-----------------------------------|-------------------|
|                                |                               |                |                                   |                   |
| +12V                           | 100% of max load <sup>1</sup> | 2.5 A/µsec     | 3,300µF                           | 12V -8% / +8%     |
| +12V                           | 70% of max load               | 2.5A/µsec      | 3,300µF                           | 12V -5% / +5%     |
| +12V                           | 60% of max load <sup>2</sup>  | 2.5 A/μsec     | 1,000 μF                          | 12V - 7% / +7%    |
| +12V                           | 60% of max load <sup>2</sup>  | 2.5 A/μsec     | 1x 2,200 μF                       | 12V - 6% / +6%    |
| +12V                           | 60% of max load <sup>2</sup>  | 2.5 A/μsec     | 3x 2,200 μF                       | 12V - 5% / +5%    |
| +54V (High voltage input)      | 100% of max load <sup>1</sup> | 1 A/µsec       | 1,000 μF                          | 54V -8% / +8%     |
| +54V (High voltage input)      | 50% of max load⁵              | 1 A/μsec       | 1,000 μF                          | 54V - 5% / +5%    |
| +54V (+54V input) <sup>4</sup> | Not applicant                 | Not applicant  | Not applicant                     | Not applicant     |
| +12VSB                         | 1.0A                          | 0.5 A/µsec     | 1,000 μF                          | 12V -8% / +8%     |

### Notes:

- 1. For 100% step dynamic condition it shall be tested from 5% to 105% loading.
- 2. For step loading condition +12V minimum loading is 5A and can be anywhere between 5A to max load.
- 3. The capacitor type used for this test shall be Aluminum Electrolytic.
- 4. This power supply is intended for pass-through applications using a power shelf and bus bar in the rack, and a Hot Swap Controller inside the power supply module.
- 5. For step loading condition +54V minimum loading is 1A and can be anywhere between 1A to max load.

Additionally, the power supply shall support the transient conditions stated in below table.

Table 7-6 Additional transient load requirements

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| Profile | Starti | ng Load | End | Load | Ston Sine % | Franciscon   | Duty Cycle % | Load Slew |
|---------|--------|---------|-----|------|-------------|--------------|--------------|-----------|
|         | %      | Mode    | %   | Mode | Step Size % | Frequency Hz | Duty Cycle % | Rate A/us |
| А       | 70     | CC      | 170 | CC   | 100         | 100          | 20           | 2.5       |
| В       | 85     | CR      | 170 | CC   | 85          | 40           | 8            | 2.5       |
| С       | 90     | CC      | 140 | CC   | 50          | 40           | 20           | 2.5       |
| D       | 63     | CR      | 151 | CC   | 88          | 28           | 40           | 2.5       |
| E       | 2      | CC      | 52  | CC   | 50          | 50           | 50           | 2.5       |
| F       | 5      | CC      | 105 | CC   | 100         | 50           | 50           | 2.5       |
| G       | 0      | CC      | 50  | CC   | 50          | 50           | 50           | 2.5       |

### Notes:

1. CC = Constant Current, CR = Constant Resistance.

## 7.6 Capacitive Loading

The power supply shall be stable and meet all requirements with the following capacitive loading ranges.

| Output                    | MIN                | MAX    | Units |
|---------------------------|--------------------|--------|-------|
| +12VSB                    | 270                | 4,700  | μF    |
| +12V                      | 2,000 <sup>1</sup> | 70,000 | μF    |
| +54V (High voltage input) | 100 <sup>1</sup>   | 15,000 | μF    |
| +54V (+54VDC input)       | 100 <sup>1</sup>   | 15,000 | μF    |

| Table 7-7 Capacitive | loading conditions |  |
|----------------------|--------------------|--|
|----------------------|--------------------|--|

### Notes:

1. The minimum capacitive load on this output is required to hold regulation during Cold Redundancy mode PSU failures and PSU hot swapping.

## 7.7 Grounding

The output ground of the pins of the power supply provides the output power return path. The output connector ground pins shall be connected to the safety ground (power supply enclosure). This grounding should be well designed to ensure passing the max allowed Common Mode Noise levels.

The power supply shall be provided with a reliable protective earth ground. All secondary circuits shall be connected to protective earth ground. Resistance of the ground returns to chassis shall not exceed 1.0 m $\Omega$ . This path may be used to carry DC current.

## 7.8 Closed Loop Stability

The power supply shall be unconditionally stable under all line/load/transient load conditions including capacitive load ranges specified in *Section 7.6*. A minimum of 45 degrees phase margin and -10dB-gain margin over temperature is required using 0mF and 5mF of capacitance, in addition the test shall be performed with 70mF for exploratory purposes. The power supply manufacturer shall provide proof of the unit's closed-loop stability with local sensing through the submission of Bode plots. Closed-loop stability must be ensured at 10%, 25%, 50% and 100% loading conditions. A gain of 20dB is desired at 100Hz and 120Hz for each one of the capacitances and loading conditions in AC to DC power supplies.

| Capacitance <sup>1</sup> | Load                                        | Phase margin     | Gain margin      |
|--------------------------|---------------------------------------------|------------------|------------------|
| 0μF/5000μF               | Min. <sup>2</sup> 10%, 25%,<br>50% and 100% | 45°              | -10dB            |
| 70,000μF                 | Min. <sup>2</sup> 10%, 25%,<br>50% and 100% | Characterization | Characterization |

Table 7-8 Phase and gain margin requirements

### Notes:

- 1. The capacitor type used for this test shall be Aluminum Electrolytic.
- 2. Minimum load is 5A or the load at which PSU transitions from Burst Mode to Steady PWM? If this is higher than 5A.

## 7.9 Residual Voltage Immunity in Standby Mode

The power supply should be immune to any residual voltage placed on its outputs (Typically a leakage voltage through the system from standby output) up to 500mV. There shall be no additional heat generated, nor stressing of any internal components with this voltage applied to any individual or all outputs simultaneously. It also should not trip the protection circuits during turn on.

The residual voltage at the power supply outputs for no load condition shall not exceed 100mV when AC voltage is applied and the PSON# signal is de-asserted.

## 7.10 Soft Starting

The Power Supply shall contain a control circuit which provides monotonic soft start for its outputs without overstress of the AC line or any power supply components at any specified AC line or load conditions.

## 7.11 Zero Load Stability

When the power subsystem operates in a no-load condition, it does not need to meet the output regulation specification, but it must operate without any tripping of over-voltage or other fault circuitry. When the power subsystem is subsequently loaded, it must begin to regulate and source current without fault. PSU should be unconditionally stable at No Load over Input Voltage and Temperature range and with zero and maximum external capacitance.

## 7.12 Hot Swap

Hot swapping a power supply is the process of inserting and extracting a power supply from an operating power system. During this process the output voltages shall remain within the limits with the capacitive load specified. The hot swap test must be conducted when the system is operating under static, dynamic, and zero loading conditions. The power supply shall use a latching mechanism to prevent insertion and extraction of the power supply when the AC power cord is inserted into the power supply.

*Note:* +54VDC input power supplies do not have hot swap capability due to the usage model.

## 7.13 Forced Load Sharing

The +12V output will have active load sharing using average plus droop control methods. The output shall share within <2% at full load. The failure of a power supply should not affect the load sharing or output voltages of the other supplies still operating. The supplies must be able to share load in parallel and operate in a hot swap / redundant 1+1, 2+1, 3+1 and 2+2 configurations. The 12VSB output is required to actively share current between power supplies (droop control). The 12VSB output of the power supplies are connected in the system so that a failure or hot swap of a redundant power supply does not cause these outputs to go out of regulation in the system.

The Ishare bus signal shall have a voltage setting of 8V at full load to accommodate a dynamic range of up to 16V for a 2x rated current measurement.

## 7.13.1 Current Share (Ishare)

The requirements for the Ishare signal are listed below.

- Vishare Output Accuracy: +/-0.5% of full scale plus +/-0.5% of reading.
- Vishare Output Bandwidth: 1 kHz +/-5%.
- Current Sharing method: Voltage Droop + Active Average.
- Current Sharing Accuracy: +/-2% individual PSU relative to total average (sample averaged over 20ms moving window for 500ms after change in load). The accuracy shall be based on the highest rating of the PSU (irrespective of at what input voltage range the PSU is operating).
- Output Voltage Adjusting Range/Clamping due to Current Sharing loop: +/-200 mV with +/-5% tolerance.
- Output Voltage Adjusting Resolution due to Current Sharing loop: <1mV, to cover low impedance Power Distribution Boards.

| Parameter                                                                                | Value                                                              | Remarks                                                                       |  |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| Gain at 1Hz                                                                              | > 25dB                                                             |                                                                               |  |
| Cross Over Frequency                                                                     | 100Hz (±5Hz)                                                       |                                                                               |  |
| Gain Margin                                                                              | -12dB                                                              | All as a stars well detect by Test at                                         |  |
| Phase Margin                                                                             | 90 Degrees                                                         | All parameters validated by Test at                                           |  |
| Output Clamp                                                                             | +200mV (±10mV) / -200mV (±10mV)                                    | each stage during development using inter PSU board as $800\mu\Omega$         |  |
| Vishare Ripple Note 1                                                                    | 50mV pk-pk                                                         | (±10%). In addition, all parameters                                           |  |
| Transient test for Load Step (Applicable load steps up to 100% for the defined profiles) | Settling Time (settling within +/-2% of final value) $\leq$ 10ms   | to be verified by calculation /<br>simulation based in inter PSU<br>impedance |  |
| Response - Vishare_error (1V step) to 12Vmain                                            | Settling Time (settling within +/-2% of final value) = 200ms ±50ms | inpedatee                                                                     |  |

Table 7-9 Additional Requirements on current share behavior

#### Notes:

- 1. Vishare ripple to be measured with BW limited to 10 kHz measured with a single PSU. This specification limit is not applicable when more than one PSU is sharing load.
- Refer to Calculator\_Current Share Accuracy Capacity Interboard Impedance\_12V.xlsx and Calculator\_Current Share Accuracy Capacity Interboard Impedance\_54V.xlsx files placed here M-CRPS/Version 1p00/Electrical/ or guidance on how to calculate the current share accuracy in an unbalanced scenario



The following figure depicts the implementation of the average current share mechanism.

Figure 7-3 Digital control implementation of average current mode control

### lout to Vimoni

Scale:8V @ 100% Rated CapacityDC Accuracy:±1% of full scale plus ±1% of readingTime Constant:4us (40 kHz BW) ±5%Signal Delay:<100ns</td>Iout to VishareiScale:8V @ 100% Rated CapacityDC Accuracy:±0.5% of full scale plus ±0.5% of readingTime Constant:160us (1 kHz BW) ±5%Signal Delay:= 30us ±5%

#### Implementation Considerations:

The voltage across R-Vishare should be detected by an analog differential amplifier. Feeding the two signals directly into an A/D converter, to process the signal digitally requires 8-10 bits resolution for the

Ishare error and would require 12-bit or more resolution for direct A/D measurements of Vishare external and internal.

Limiter should be implemented with an analog circuit, so the A/D converter will receive a delta signal of 200mV only, so an 8–10-bit converter can be used.

The converter voltage regulation loop must have the capability of adjusting the output voltage with a resolution better than 1mV for proper current sharing operation with low impedance between the PSUs. This would equate to minimum 14-bit resolution out of the 12.2V output. Depending on details of Voltage Regulation loop implementation this might require 12.2V out and 12.2V ref to be represented in the MCU calculation as 14–16-bit numbers.

## Notes:

- 1. Time Constant is defined as the time it takes for the signal to reach 63.2% of the signal step.
- 2. In *Figure 7-3 Digital control implementation of average current mode control* above, at any point of this compensator, the value should not exceed +/- 200mV (anti-windup).

## 7.13.2 Main Output Voltage Regulation Droop

The main output voltage will have a droop characteristic. Droop is set at 100mV for 5%-95% of rated load (1.111mv / 1% load). A standalone PSU will have the output voltage factory set at 12.20V +/-12.5mV. A standalone PSU will have a voltage drop of 100mV with a load change from 5% to 95%, voltage measured on the PDB's mating power connector. Bandwidth for the droop shall be equivalent to the main rail voltage regulation loop. For load transients in an "N" parallel PSU system, the output voltage must stay within the Dynamic Regulation band.

## 7.13.3 Current Sharing Load Step Response

Maximum 20% current deviation from the ideal value, recovering within 4% of the ideal value within 5ms.

## 7.13.4 Current Share with Margining

PSU shall meet all Current Share requirements (including current sharing load step response) when Margin is enabled. For test purposes, Margin should be enabled before stating the load step. This requirement is applicable only when margin is enabled on all PSUs sharing the load. In case when margin on one or more PSUs operating in parallel is not enabled (PSUs are mis-matched in margin function), PSU/s shall not shutdown under any load profile (either steady state or transient load) defined in the specification and will support a load which within the defined boundary of PSU Load vs Timing Behavior. In such cases PSUs can operate in Constant Current mode to keep supporting the load.

## 7.13.5 Current Share Activation

Average Current Sharing must be activated within 10ms from the PWOK signal being asserted. Current Sharing loop could be deactivated if the PSU output current is below 5% or if the current unbalance (PSU versus total load average) is below 1%

## 7.13.6 Ishare Disconnect Circuitry

Disconnect circuit ON resistance < 50 Ohm. The disconnect circuit should be configured with 2 Back-to-Back MOSFETs.

## 7.13.7 Concurrent Maintenance

This power supply will be designed to be "hot plugged/removed". No faults will be generated in the functioning units, or the system, during removal or insertion of a power supply. Output voltages must remain within regulation limits on either insertion or extraction. No damage should occur to either the operating or non-operating power supply.

A fault (UVP, OTP and short-circuit except OVP) within one power supply while running (synch FET, output cap, etc.) shall not cause output voltage of the system/common bus voltage to go outside regulation limits. No faults will be generated in the functioning units, or the system. If the current sharing is disabled by shorting the current share bus to ground, the power system must continue to operate within regulation limits for loads less than or equal to one power supply.

When VINOK# has been de-asserted and the power supply is shutting down due to the loss of AC/DC input, the output's OR'ing FETs must be turned OFF when the secondary main converter has turned OFF within 50us of POK de-assertion.

*Note:* The requests above must be validated during the power supply development phase to ensure concurrent maintenance.

## 7.13.8 Maximum Power Rating with Parallel PSUs

The supplies must be able to current share with any combination from 1 to 6 PSUs in the system. Maximum Output Power for systems with "n" PSU of "W" power each, in parallel: 1\*W +0.95\*(n-1)\*W.

| PSU SKUs | Number of Supplies | Maximum System Power Rating |
|----------|--------------------|-----------------------------|
| 1+0      | 1                  | 100% of One PSU Rating      |
| 1+1      | 2                  | 100% of One PSU Rating      |
| 2+0      | 2                  | 100%+(95% x 1) x PSU Rating |
| 2+1      | 3                  | 100%+(95% x 1) x PSU Rating |
| 2+2      | 4                  | 100%+(95% x 1) x PSU Rating |
| 3+0      | 3                  | 100%+(95% x 2) x PSU Rating |
| 3+1      | 4                  | 100%+(95% x 2) x PSU Rating |
| 3+2      | 5                  | 100%+(95% x 2) x PSU Rating |
| 3+3      | 6                  | 100%+(95% x 2) x PSU Rating |

Figure 7-4 Number of power supplies in parallel vs. maximum system power rating

## 7.13.9 Current Share Signal Characteristics

This current sharing section is a proposed method for achieving load sharing compatibility between different manufacturer's power supplies. This section may be updated based on information gathered during testing and other investigations to make it a reliable set of requirements. Descriptions of the voltage and current share loop stability are shown below.

Table 7-10 Current Share Signal Characteristics

| Item | Description | Min | Nom | Max | Units |
|------|-------------|-----|-----|-----|-------|

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| Ishare sink.    | Amount of current the load share bus of each power           |   | -  | 1.5 | mA   |
|-----------------|--------------------------------------------------------------|---|----|-----|------|
| Ishare =10V     | are =10V supply sinks.                                       |   |    |     |      |
| Ishare source.  | e source. Amount of current the load share bus of each power |   | -  | 1.5 | mA   |
| Ishare =10V     | hare =10V supply sources.                                    |   |    |     |      |
| T <sub>ss</sub> | Soft start of current sharing loop, count from output        | - | 50 | 100 | msec |
|                 | voltage is rising to its 90% voltage rating                  |   |    |     |      |
| Tishare         | Delay from PSU2 reaching 90% of its nominal voltage to       | - | -  | 150 | msec |
|                 | PSU1 & PSU2 Currents settling within Current Share           |   |    |     |      |
|                 | Specification.                                               |   |    |     |      |





Figure 7-5 TSS and TIshare timing

## 7.14 Ripple/Noise

The maximum allowed ripple/noise output of the power supply is defined in *Table 7-11 Ripple and noise* below. This is measured over a bandwidth of 10Hz to 20MHz at the power supply output connectors. A  $10\mu$ F in parallel with a  $0.1\mu$ F ceramic capacitor is placed at the point of measurement. To help reduce switching ripple further, an additional 2,200 $\mu$ F low ESR electrolytic capacitor may be placed in parallel.

| Table 7-11 Ripple and noise |           |          |  |  |
|-----------------------------|-----------|----------|--|--|
| +12V main                   | +54V main | +12VSB   |  |  |
| 120mVp-p                    | 540mVp-p  | 120mVp-p |  |  |

The test set-up shall be as shown below.



Notes:

- 1. When performing this test, the probe clips and capacitors should be located close to the load.
- 2. Perform a load sweep from minimum load up to 100% in 10% load increments.

## 7.15 Timing Requirements

This section describes the timing requirements for the power supply operation. All outputs must rise monotonically. Table below shows the timing requirements for the power supply being turned ON and OFF in two different ways; 1) via the AC/DC input with PSON# signal held low; 2) via the PSON# signal with the AC/DC input applied.

| ltem                    | Description                                                                                                                                                                                                                                             | MIN | MAX            | Units |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-------|
| Tvout_rise              | Output voltage rise time for 12V and 12VSB from 10% to within regulation limits.                                                                                                                                                                        | 10  | 70             | ms    |
| Toff_latch <sup>2</sup> | This is the time the PSU must stay off when being powered off<br>with loss of AC input. Both outputs must meet this OFF time; 1)<br>whenever PWOK is de-asserted for the 12Vmain output; 2)<br>whenever the 12VSB output drops below regulation limits. | 500 | 1000           | ms    |
| Tsb_on_delay            | Delay from AC being applied to 12VSBbeing within regulation.                                                                                                                                                                                            |     | 1500           | ms    |
| Tac_on_delay            | Delay from AC being applied to all output voltages being within regulation.                                                                                                                                                                             |     | 3000           | ms    |
| Tvout_holdup            | Time 12VI output voltage stays within regulation after loss of AC.                                                                                                                                                                                      | 11  |                | ms    |
| Tpwok_holdup            | Delay from loss of AC to de-assertion of PWOK                                                                                                                                                                                                           | 10  |                | ms    |
| Tpson_off_delay         | Delay from PSON# de-asserted to power supply turning off                                                                                                                                                                                                |     | 5              | ms    |
| Tpson_on_delay          | Delay from PSON# active to output voltages within regulation limits.                                                                                                                                                                                    | 5   | 400            | ms    |
| Tpson_pwok              | Delay from PSON# deactivate to PWOK being de-asserted.                                                                                                                                                                                                  |     | 5              | ms    |
| Tpwok_on                | Delay from output voltages within regulation limits to PWOK asserted at turn on.                                                                                                                                                                        | 100 | 500            | ms    |
| Tpwok_off <sup>1</sup>  | Delay from PWOK de-asserted to output voltages dropping out of regulation limits.                                                                                                                                                                       | 1   | 6 <sup>4</sup> | ms    |
| Tpwok_low               | Duration of PWOK being in the de-asserted state during an off/on cycle using AC or the PSON signal.                                                                                                                                                     | 100 |                | ms    |
| Tsb_vout                | Delay from 12VSBbeing in regulation to O/Ps being in regulation at AC turn on.                                                                                                                                                                          | 50  | 1000           | ms    |
| T12VSB_holdup           | Time the 12VSBoutput voltage stays within regulation after loss of AC.                                                                                                                                                                                  | 70  |                | ms    |
| Tvinok_on <sup>3</sup>  | Delay from AC being applied to assertion of VINOK                                                                                                                                                                                                       |     | Configurable   | ms    |
| Tvinok_off <sup>3</sup> | Time from loss of AC to de-assertion of VINOK                                                                                                                                                                                                           |     | Configurable   | ms    |

### Notes:

- The T<sub>pwok\_holdup</sub> and T<sub>pwok\_off</sub> times are the default values in the PSU when it's being energized, however the system now can configure the warning time established by T<sub>pwok\_off</sub> to have a different value please refer to section 7.16 PWOK Signal Timing Requirements.
- 2. T<sub>off\_latch</sub> flow diagram is shown in *Figure 7-9 Toff\_latch flow diagram*.
- 3. Additional logic dependencies are described *Figure 7-8 VINOK assertion logic* Below.

4. T<sub>pwok\_off</sub> can be configure from 1ms (default) to a maximum of 6ms, refer to *Section 7.16 PWOK Signal Timing Requirements* for more details.



Figure 7-7 Turn ON/OFF Timing (Power Supply Signals)



Figure 7-8 VINOK assertion logic

*Note:* Averaging window can go from 75ms to 120ms depending on the input frequency.



Figure 7-9 Toff\_latch flow diagram

## 7.16 PWOK Signal Timing Requirements

The PWOK signal timing shall be as stated in *Table 7-12*. Timing requirements when the power supply is being energized (AC/DC is applied), however the warning time established by  $T_{pwok_off}$  shall be configurable via PMBus command MFR\_PWOK\_WARNING\_TIME (F0h) using linear format it is recommended to use 1ms steps and the power supply shall guarantee at least the minimum warning time configured, it is recommended to have a jitter no more than 1.5ms. *Figure 7-10* shows the timing diagram.  $T_{pwok_off}$  value shall return to default after an AC/DC input cycle only. The figure below shows the timing diagram.  $T_{pwok_off}$  value shall return to default after an AC/DC input cycle only with a complete PSU power off (indicator LED off and secondary side MCU de-energized).



Figure 7-10 Configurable PWOK warning time timing diagram for High voltage power supplies

*Note:* The main output shall have a slope decay of 2-10ms from 11.40V to 10.5V when going down.

# 8 **Protection Circuits**

Protection circuits inside the power supply shall cause only the power supply's main outputs to shut down. If the power supply latches OFF due to a protection circuit tripping, an AC/DC input power cycle OFF for 15 sec and a PSON# signal cycle HIGH for 1 sec shall be able to reset the power supply.

The power supply shall have over current protection (OCP), over current warning (OCW), and overpower protection (OPP) limits as defined in the subsequent sections. These are defined to protect the PSU and to allow peak currents to power the system without the PSU shutting down.

Fast OCW and Slow OCW levels are defined to assert SMBAlert# to allow the system to throttle power to protect the PSU; but also, to allow peak current to the system without throttling the system.

When OCP trips; it shall shutdown and latch OFF the PSU. This will be cleared only by an AC/DC input power cycle. The power supply shall not be damaged from repeated power cycling in this condition.

PSON# cycling shall NOT reset the over current fault bit or cause the power supply to restart. Only a cycle of the input power shall reset the over current fault bit and allow the PSU to power on again. This is used to protect the system from overheating due to repeated fast power cycling into a faulted short condition in the system.

12VSB will be auto recovered after removing OCP limit (hiccup mode).

## 8.1 Main Output

## 8.1.1 Current sense

The PSU shall have the ability to measure output current, which is inclusive of the current delivered by the output filter capacitance within the PSU. The monitored current shall be used, at a minimum, as the input into the constant current, peak detect and overcurrent warning / protection control solution and is available as *I<sub>mon</sub>* output from the PSU.



Figure 8-1 Main output current sense block diagram

### Notes:

- 1. Signal or information that represents the +12V main output current. derivation of this signal/information shall be derived via secondary side sensing, post the output filter stage. Current sense element shall be located on the main positive rail.
- 2. The I<sub>mon</sub> block and I<sub>mon</sub> output stage blocks are detailed in Section 9.5 Imon Signal (Output).

## 8.1.2 Averaging Mechanism

The power supplies shall have the ability to sample output current and perform a block / window average calculation to support OCW behaviors. Select thresholds shall have the ability to be programmable inclusive of sampling rate and averaging window size. It is required that the PSU uses an average output current value when taking action on applicable OCW behaviors. Refer to *Table 8-2 OCW Thresholds*. The PSU will be required to utilize one sampling rate that will be used across the OCW levels prescribed in this specification.



Figure 8-2 OCW1 & OCW2 average window logic



Figure 8-3 OCW3 average window logic

### Notes:

- 3. OCW 1 & 2 Minimum detectable pulse width for averaging window assertion = 40uS ±5us.
- 4. OCW 3 Minimum detectable pulse width for averaging window assertion = 20uS.

## 8.1.3 Over Current Warning (OCW)

## 8.1.3.1 Over Current Warning Level 1 (OCW1)

This is a programmable output current warning level intended for maintaining an average PSU load. It is the slower mechanism, compared to that of the peak detect solution of OCW3. The PSU shall use an average output current, derived over a specified time window, to compare against a programmable threshold. This OCW level shall have a hysteresis (refer to *Table 8-2 OCW Thresholds*), between assertion and deassertion thresholds. The output current averaging window shall start when the PSU (output current) > (hysteresis de-assertion threshold and the previous timer has expired). If the average current exceeds the OCW1 set point, over the specified averaging window, the PSU shall declare an OCW1 event and apply the appropriate logic to SMBAlert#. Please refer to the timing diagrams for OCW1 for further details.

## 8.1.3.2 Over Current Warning Level 2 (OCW2)

OCW2 is the fixed overcurrent protection threshold. The assertion & de-assertion threshold levels are fixed values. If the average current exceeds the OCW2 assertion set point, over the specified averaging window, the PSU shall declare an OCW2 event and apply the appropriate logic to SMBAlert#. It will then start a 50ms average window. If the average output current continues to remain above the de-assertion threshold, over the specified 50ms average window, the PSU shall shutdown due to overcurrent. In the

case, which OCW2 has been asserted and the average output current < de-assertion threshold over the second (50ms) averaging window, the PSU shall not shut down. The output current averaging window shall start when the (PSU output current) > (OCW2 hysteresis de-assertion threshold and the previous timer has expired).

## 8.1.3.3 Over Current Warning Level 3 (OCW3)

This warning level is intended to be a high-speed peak output current detection and reporting solution. It shall provide the end system with a rapid response logic signal to declare the PSU output current has exceeded a programmable threshold. The PSU shall declare an OCW3 event based on peak PSU output current, which includes the discharging of the internal PSU output capacitance. The PSU shall use a window averaging method for establishing de-assertion of applicable alert signals. The output current averaging window for de-assertion shall start when the following statement is true:

(PSU output current) > (OCW3 assertion threshold & minimum detectable current pulse width & previous OCW3 window has expired).

| Specification                                                   | Description                                                                                                                                                                                                                                                                   | Min | Тур | Max | Units |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| OCW3 Detectable Current<br>Pulse Width                          | Represents the minimum output current pulse that shall<br>be detected by the PSU for OCW3 assertion. Current<br>pulses ≤ the minimum time specified shall not assert an<br>OCW3 event. Output current pulses > than the maximum<br>time specified shall assert an OCW3 event. | 20  |     |     | us    |
| OCW3 Report Time                                                | Report Time represents the time period starting after the minimum detectable PSU output current pulse to the assertion of SMBAlert#.                                                                                                                                          | 0   |     | 30  | us    |
| OCW3 Total Detect +<br>Report Time                              | The Detection + Report time is measured from the moment the <u>actual</u> PSU output current crosses the assertion level, to the moment the SMBAlert# signal is asserted.                                                                                                     | 0   |     | 55  | us    |
| OCW 1-3 PSU Output<br>Current Slew Rate<br>Measurement Location | Represents the output PSU current slew rate<br>measurement location for OCW 1/2/3. It shall be<br>measured directly on the output of the PSU. Please refer<br>to Figure 8-4 PSU Output Current – Slew Rate<br>Measurement.                                                    | 0.2 |     | 2.5 | A/us  |

Table 8-1 OCW3 Timings



Figure 8-4 PSU Output Current – Slew Rate Measurement

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4



Output Signal

Figure 8-5 SMBAlert# flow

| Table | 8-2 | OCW | Thresholds |
|-------|-----|-----|------------|
|-------|-----|-----|------------|

| Item                                     | OCW 1                                                                                                       | OCW 2                                                                                                                                                                          | OCW 3                                                                                                                                                                                             |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function / Purpose                       | OCW Sustained. Slower<br>mechanism to ensure<br>average output current<br>stays below the set<br>threshold. | OCW2 is the OCP threshold<br>for the PSU. It will be used<br>to reduce load and if<br>warranted shutdown the<br>supply if load is not reduced<br>to below de-assertion limits. | OCW3 represents the higher<br>speed PSU output current<br>detection solution. It shall<br>use a peak current detection<br>scheme for fast detection<br>and a window average for de-<br>assertion. |
| Default Set Point Threshold              | 100%                                                                                                        | 125%                                                                                                                                                                           | 160%                                                                                                                                                                                              |
| Set Point Tolerance                      | -5% / +0%                                                                                                   | -0% / +5%                                                                                                                                                                      | -0% / +5%                                                                                                                                                                                         |
| Hysteresis                               | 5%                                                                                                          | 5%                                                                                                                                                                             | 5%                                                                                                                                                                                                |
| Programmable Threshold<br>Capability     | Yes                                                                                                         | Yes (only below the default setpoint)                                                                                                                                          | Yes                                                                                                                                                                                               |
| Programmable Range                       | 15% - 120%<br>(Programmable Range<br>remains unchanged with<br>input line range).                           | N/A                                                                                                                                                                            | Assertion : 25% - 160%<br>De-assertion : Set point - 5%                                                                                                                                           |
| Programmable Sampling Rate<br>Capability | No                                                                                                          | No                                                                                                                                                                             | No                                                                                                                                                                                                |
| Programmable Sampling Rate<br>Range      | N/A                                                                                                         | N/A                                                                                                                                                                            | N/A                                                                                                                                                                                               |
| Sampling Rate Set Point<br>Tolerance     | +/-5%                                                                                                       | +/-5%                                                                                                                                                                          | For de-assertion: +/-5%                                                                                                                                                                           |
| Default Sampling Rate (Min)              | 50kHz                                                                                                       | 50kHz                                                                                                                                                                          | For de-assertion: 50kHz                                                                                                                                                                           |

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| Default Averaging Window Set                                | 250mS          | 5mS (POWER_EVENT_N                      | For de-assertion: 1mS                          |
|-------------------------------------------------------------|----------------|-----------------------------------------|------------------------------------------------|
| Point                                                       |                | Assertion) + (50 ms to PSU<br>shutdown) |                                                |
| SMBAlert# assertion time post<br>window average termination | Max = 100uS    | Max = 100uS                             | N/A. Assertion is triggered on a peak reading. |
| Programmable Averaging<br>Window Capability                 | Yes            | No                                      | For de-assertion: Yes                          |
| Averaging Window Range                                      | 1mS - 250mS    | N/A                                     | For de-assertion: 1mS-5mS                      |
| Averaging Window Set Point<br>Tolerance                     | (+/-50uS)      | (+/-50uS)                               | (+0/-50uS)                                     |
| T_BLNK                                                      | 1mS (+/-100uS) | N/A                                     | 1mS (+/-100uS)                                 |

T\_BLNK: Blanking time for programmable averaging window and OCW thresholds that apply <u>only</u> when consecutive window averages have been issued. *See Figure 8-10, Figure 8-11* and *Figure 8-12*. A system write to change an OCW threshold or window average, during the T\_BLNK period, will result in a value change after the completion of the following window period.

Values expressed in %, in this table, are based on the full +12V main rail capacity located in *Section 7 Output Requirements*. For those PSU have different capacities for high line and low line, use the higher main rail capacity for both high line and low line if the difference of power is equal or lower than 50W. For example, an 1100W PSU Main (90.16A @ +12.2V) and 36W Aux (3A@12V) has a hysteresis of 5% of 90.16A = 4.508A for both high line and low line.

### 8.1.4 Over Current Warning Behavioral Timing Diagrams

#### 8.1.4.1 Over Current Warning 1 (OCW1)



Figure 8-6 OCW1 Timing (Default Setting)





Figure 8-7 OCW1 Timing (Default Setting)





Figure 8-9 OCW1 Timing (Default Setting)







### 8.1.4.2 Over Current Warning 2 (OCW2)



Figure 8-13 SMBAlert# assertion OCW2 Timing (Default Setting)



Figure 8-14 OCW2 Timing (Default Setting) with PWOK de-assertion



Figure 8-15 SMBAlert# assertion OCW2 Timing (Default Setting)



Figure 8-16 SMBAlert# assertion OCW2 Timing (Default Setting) with PWOK de-assertion

### 8.1.4.3 Over Current Warning 3 (OCW3)



Figure 8-17 OCW3 Timing (Default Setting)



Figure 8-19 OCW3 Timing (Default Setting)



Figure 8-20 OCW3 Timing (1ms Averaging Window)



Programmable Average Window Changes

Figure 8-21 OCW3 Timing (Programmable Averaging Window)

### 8.1.5 Over Current Protection & Over Power Protection (OCP & OPP)

For purposes of definition, the operational range (over the specified time segment per *Figure 8-22 PSU Output Current vs. Time*) of the power supply has been divided up into 4 categories. The graph is intended to provide an illustrative means of describing PSU regulation & protection behaviors based on time vs. load. It does not capture tolerances and or programmable aspects such as assertion thresholds and timings.

- <100% Load: This load range represents the sub 100% loading area of the PSU. The voltage regulation limits, slew rate and capacitance are called out in this specification.
- Extended Voltage Regulation: This load range represents load step levels >50% to ≤ 100% the PSU. Depending on the size of the load step and starting point, will dictate the regulation range the PSU shall comply with *Table 7-5 Transient load requirements*.
- **Constant Current:** This load range represents the PSU transitioning from a voltage controlled current source to a fixed current source. This mode of operation is considered a protection mode, for which the PSU shall limit its current to a fixed value.
- **Primary Power Limit:** PSU shall contain a primary pulse by pulse current / power limit set at the equivalent output current levels located in *Table 8-3* below. Upon entering this range, the PSU shall limit the power until such time as secondary constant current has been asserted.

| Specification                                                  | Description                                                                                                                                                                                                                                                                               | Min                                                                                                           | Тур | Max     | Units                         |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|---------|-------------------------------|
| Initial Constant<br>Current Set<br>Point                       | Value represents the constant current set point of<br>the PSU. This set point represents the output<br>current that the PSU will clamp its output to.                                                                                                                                     | 157.5                                                                                                         | 160 | 162.5   | (% of full<br>load rating)    |
| Constant<br>Current Level<br>Drift                             | Value represents the amount of change in the output current once it is clamped to its set point value. This is measured over a 5ms time period.                                                                                                                                           |                                                                                                               |     | +/- 2.5 | (% of full<br>load rating)    |
| Constant<br>Current<br>Assertion Time                          | PSU shall not transition to constant current mode in<br>less time than the minimum time specified. This<br>time is used to establish the amount of time it takes<br>the PSU output to transition from being a voltage<br>controlled current source to a fixed constant current<br>source. | 2                                                                                                             |     | 3       | ms                            |
| Constant<br>Current Settling<br>Time                           | The amount of time starting from constant assertion<br>to the PSU output current reaching the initial<br>constant current set point. Measurement made<br>with minimum output capacitance under section 3.4                                                                                | 200                                                                                                           |     | 6000    | us                            |
| Transition Limits<br>Constant Curent<br>to Constant<br>Voltage | Upon the PSU clamping its output current to its<br>fixed value, the criteria for exiting constant current<br>mode shall be the load falling below the clamped<br>output current level. During this transition the PSU<br>shall maintain the extended output voltage<br>regulation.        | Refer to Section <i>Table 7-5 Transient load requiremen</i> at the location referred to as regulation limits. |     |         |                               |
| Primary Power<br>Limit                                         | PSU shall contain a primary pulse by pulse current /<br>power limit set at the equivalent output current<br>levels located to the right.                                                                                                                                                  | 170                                                                                                           |     | 180     | (% of<br>full load<br>rating) |

Table 8-3 PSU vs. Load Behaviors – Constant Current and Primary Power Limit



Figure 8-22 PSU Output Current vs. Time

#### 8.1.5.1 Constant Current During Start Up into Overcurrent Condition

In an event when output current exceeds constant current thresholds defined in *Table 8-3 PSU vs. Load* Behaviors – Constant Current and Primary Power Limit, the power supply shall go into constant current

mode. In the event of an overcurrent start up condition, in which POK does not assert and the start condition is valid the PSU shall issue an OC\_FAULT and OCW2 for conditions that triggered a shutdown due to OCW2 only, the OCW1, OCW3 and the under-voltage protection (UVP) shall remain disabled. In an overcurrent startup condition, in which POK is asserted before the 495ms window has expired, the PSU shall Turn ON and average value of lout Average should be reset and OCW2 should reset to default value. In this condition OCW1, OCW3 and Vout\_UV shall be enabled before the PSU is Turned ON.

In a startup condition where average value of lout is below the OCW2 threshold, the PSU should follow normal Turn ON sequence. The reporting of status register related with over current conditions and Status Word are as shown in the flowchart shown in *Figure 8-23 PSU Start up in to Over Current Condition*.





Figure 8-23 PSU Start up in to Over Current Condition

### 8.1.6 Fast Output Current Sensing for Fast Over Current Warning

The power supply shall have a circuit to quickly assert the SMBAlert# signal when the output current exceeds the over power protection threshold in the PSU. The SMBAlert# signal must always assert before

the overpower protection threshold is exceeded. SMBAlert# must always latch for about 100msec before being released.

### 8.1.7 Over Voltage Protection (OVP)

The power supply over voltage protection shall be locally sensed and hardware based. The power supply shall shutdown and latch off after an over voltage condition occurs. This latch shall be cleared by toggling the PSON# signal or by an AC power interruption. The values are measured at the output of the power supply's connectors. The voltage shall never exceed the maximum levels when measured at the power connectors of the power supply connector during any single point of fail. The voltage shall never trip any lower than the minimum levels when measured at the power connector. 12VSB will be auto-recovered after removing the OVP limit.

| Output Voltage            | MIN (V) | MAX (V) |
|---------------------------|---------|---------|
| +12V                      | 14.00   | 15.00   |
| +54V (High voltage input) | 57.80   | 58.90   |
| +54V (+54V input)         | 57.80   | 58.90   |
| +12VSB                    | 14.00   | 15.00   |

Table 8-4 Over Voltage Protection (OVP) Limits

### 8.1.8 Under Voltage Protection (UVP)

The power supply under voltage protection shall be locally sensed and hardware based. The power supply shall shutdown and latch off after an under-voltage condition occurs. This latch shall be cleared by toggling the PSON# signal or by an AC power interruption. The values are measured at the output of the power supply's connectors. The voltage shall never trip any higher than the maximum levels when measured at the power connector.

| Output Voltage            | MIN (V) | MAX (V) |
|---------------------------|---------|---------|
| +12V                      | 9.50    | 10.00   |
| +54V (High voltage input) | 45.90   | 48.60   |
| +54V (+54V input)         | 41.00   | 42.00   |
| +12VSB                    | 9.50    | 10.00   |

Table 8-5 Under Voltage Protection (OVP) Limits

### 8.1.9 Over Temperature Warning (OTW)

The power supply shall be able to alert the system by asserting the SMBAlert# signal to take action when the temperature in any of the temperature sensors reach a predefined threshold in the Temperature Configuration Block (see 12.8.3.2 Temperature Configuration Block ) of the configuration file (see 12.8 Configuration File)

## 8.1.10 Over Temperature Protection (OTP)

The power supply shall be protected against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In an OTP condition the PSU will shutdown. OT warning SMBAlert# assertion must always precede the OTP shutdown. When the power supply temperature drops to within

specified limits, the power supply shall restore power automatically, while the 12VSB remains always on. The OTP circuit must have built in margin such that the power supply will not oscillate on and off due to temperature recovering condition. The OTP trip temperature level shall be at least 4°C higher than Over Temperature Warning threshold level. The Over Temperature Protection threshold shall be configurable, See 12.8.3.2 Temperature Configuration Block in section 12.8 Configuration File for more details.

# 8.2 Auxiliary (Stand-by) Output

## 8.2.1 Over Current Protection Behavior

During initial power on, 12VSB output OCP is blanked for a period *Tblank\_startup* to allow starting into rated load with the maximum external capacitive loading across the auxiliary (Stand-by) output. At end of the period *Tblank\_startup* 12VSB output shall be in regulation if the 12VSB current is  $\leq$  ISTBY\_RATED.12VSB output shall support peaks currents (after start-up – 12VSB output in regulation) as defined in the diagram shown in figure below.



Figure 8-24 Auxiliary (Stand-by) OCP behavior

Notes:

- 1. If either the duration of ISTBY\_PK > t1 AND / OR the peak current is > ISTBY\_PK, 12VSB output shall enter in OCP Mode.
- Standby Output shall be capable of handling repetitive peaks as long as the Average value of 12VSB output current is (Averaged over 100ms- 120ms) ≤ ISTBY\_RATED. If the Average during repetitive peak events exceeds ISTBY\_RATED (-0%,+5%), but falls within the 12VSB OCP limits, 12VSB output shall enter in OCP Mode.
- If the Average value of 12VSB output current exceeds ISTBY\_RATED but is lower than value of ISTBY\_OCP, 12VSB output is allowed to Droop, but should remain > UVP Limit and shall continue to operate without hazard OR may shut down due to OTP.
- 4. Each PSU design shall be tested by disabling OCP on 12VSB and setting the 12VSB load to 0.95 \* Max Value of ISTBY\_OCP limit of the design (which should be the maximum value of OCP

obtained by WCEPTA) to ensure that the PSU satisfies either of the conditions defined in "1" above. This test is only a design validation test performed at each stage during development.

# 8.3 Short Circuit Protection

A short circuit applied to any output during start-up or while running will not cause any damage to the power supply (connectors, components, PCB traces, etc.), even when output/s remain shorted. Short circuit conditions applied to any of the outputs including the Standby may generate very high peak currents because of the time delay until the output will latch off or PSU enters hiccup mode of operation depending on the configuration file. The peak current (ISC) and peak current duration (t<sub>sc</sub>) must be limited, so the resulting thermal energy is below the  $I_{OC2} \times t_D$  levels:  $(I_{SC2} \times t_{SC}) < (I_{OC2} \times t_D)$ , where  $I_{OC}$  is the overcurrent limit set by the specification and  $t_D$  = 1sec.

When the Standby output is shorted the output shall go into "hiccup" mode. When the Standby output attempts to restart 1st peak current should meet  $(I_{SC2} \times t_{SC}) < (I_{OC2} \times t_D)$  defined above. If the PSU remains in this condition, the repetitive peak current should not exceed the limit defined as STBY Short Circuit Peak Current in EE Specs and maximum average current, considering the "hiccup" duty cycle, should not exceed the limit defined as Standby Short Circuit Average Current in the design specification.

Note: Peak current should be measured between PSU connector and capacitors for ripple current. All components (including primary circuit) supporting peak short circuit current (including the 1st peak) should be rated to handle the peak current and power dissipation (at worst case temperatures on the components) during the event. This should be proven with calculations assuming worst case tolerances on components and worst-case component temperatures and impedance of the short is assumed at  $0\Omega$ . No external capacitor (other than used on ripple and noise measurements) to be used for validating STBY short circuit peak current.

# 8.4 Input Over Current Protection

The power supply must have internal primary over current protection. A defined fuse type utilizing highbreaking-capacity must be placed in the input circuit. The fuse is not to be considered replaceable for the purposes of determining power supply reliability and life as specified in Section 13 Reliability. Common parameters for all PSUs related to Input Over Current Warning – Averaging Window, Hysteresis are defined in the table below.

| Table 8-6 Input OCW Averaging window and hysteresis |      |      |      |       |
|-----------------------------------------------------|------|------|------|-------|
| Parameter Min. Typical Max. Units                   |      |      |      | Units |
| Input OCW Averaging window                          | 600  | 650  | 700  | ms    |
| Input OCW Hysteresis                                | 0.40 | 0.50 | 0.60 | А     |

Table Q C lagest OCIM Assessing usindays and busto

## 8.4.1 Input Over Current Warning – AC Input

The power supply shall have an input over-current warning. Input Over-Current warning shall be enabled only if PWOK is asserted, and the reported input voltage is within the operating range of the PSU. The thresholds for Input Voltage and Current should be the actual reported values by the PSU.

If Input Over current warning is enabled by end user on a wide range PSU, then the PSU behavior in terms of turn ON/OFF thresholds will change to match spilt range PSU (in short - the wide range PSU will then

behave as a split range PSU and would turn OFF if operating at high line and input drops below its high line turn off threshold and will stay off - until input returns back and is above its high line turn on threshold value if the PSU is back biased (operating in n+1 config or otherwise) OR will turn ON if the input is above the turn on threshold for low line in case when the PSU got reset due to loss of input with no back biase present) please refer to *Section 12.1.44 IIN\_OC\_WARN\_LIMIT (5Dh)* for more details.

### 8.4.2 Input Over Current Warning – DC Input

The power supply shall have an input over-current warning. Input Over-Current warning should be enabled only if PWOK is asserted, and the reported input voltage is within the operating range of the PSU. The thresholds for Input Voltage and Current should be the actual reported values by the PSU.

# 9 Control and Indicator Functions

# 9.1 PSON# Signal (Input)

The power supply shall have a PSON# signal to remotely turn ON/OFF the power supply. It shall be able to be configured via firmware to work as a two-state (default) or three-state PSON# signal based on the configuration provided by the configuration file. To accomplish the two/three-state modes the power supply shall incorporate the circuit below.



*Figure 9-1 Required PSON# input signal circuit for two/three-state operation* 

### Notes:

- 1. Applying a logic 0 to the MOSFET will configure the PSON# input signal as three-state.
- 2. Applying a logic 1 to the MOSFET will configure the PSON# input signal as two-state.

The specifications for these two different configurations are described in the following subsections.

## 9.1.1 Two-State Signal

When the PSON# signal is configured as two-state, it shall be active low to turn ON the +12V main power output. When this signal is not pulled low by the system, or left open, the +12V main output shall be turned OFF while the 12VSB output shall remain ON. This signal is pulled to a standby voltage by a pull-up resistor internal to the power supply. The table below lists the required characteristics of the PSON# signal when configured as two-state input.

| Signal Type                         | • • •  | Accepts an open collector/drain input from the system. Pull-up to 3.3VSB located in power supply. |  |
|-------------------------------------|--------|---------------------------------------------------------------------------------------------------|--|
| PSON# = Low                         |        | ON                                                                                                |  |
| PSON# = High or Open                | (      | OFF                                                                                               |  |
|                                     | MIN    | MAX                                                                                               |  |
| Logic level low (power supply ON)   | 0V     | 1.0V                                                                                              |  |
| Logic level high (power supply OFF) | 2.0V   | 3.46V                                                                                             |  |
| Source current, Vpson = low         |        | 4 mA                                                                                              |  |
| Power off delay: Tpson_off_delay    |        | 5 msec                                                                                            |  |
| Power up delay: Tpson_on_delay      | 5 msec | 400 msec                                                                                          |  |
| PWOK delay: T pson_pwok             |        | 5 msec                                                                                            |  |

Table 9-1 Two-state PSON# signal characteristics



Figure 9-2 Two-state PSON# required signal characteristics.

### 9.1.2 Three-State Signal

When configured as three-state input, the PSON# signal shall be able to detect logic 0, logic 1 and high impedance (pin floating). The thresholds to detect these three states are depicted in the following figure.



PSON# stage shall be designed to follow the logic as shown in the table below for assertion and deassertion states when used in three-state PSON# mode.

| #  | VINOK | System<br>State Of PSON#    | PSON#<br>Transition State | PSU Main Output State        |
|----|-------|-----------------------------|---------------------------|------------------------------|
| 1  | HIGH  | Initialization (HI-Z, HIGH) | Hi-Z, High                | Remain OFF                   |
| 2  |       |                             | LOW                       | Stays ON                     |
| 3  | HIGH  | LOW                         | HIGH                      | Turns OFF                    |
| 4  |       |                             | HI-Z                      | Stays ON                     |
| 5  |       |                             | LOW                       | Turn ON                      |
| 6  | HIGH  | HIGH                        | HIGH                      | Remain OFF                   |
| 7  |       |                             | HI-Z                      | Remain OFF                   |
| 8  |       |                             | LOW                       | Turn ON if OFF    Remain ON  |
| 9  | HIGH  | HI-Z                        | HIGH                      | Turn Off if On    Remain OFF |
| 10 |       |                             | HI-Z                      | Preserve Last State          |
| 11 |       |                             | LOW                       | Remain ON until PWOK drops   |
| 12 | LOW   | LOW                         | HIGH                      | Turn off                     |
| 13 |       |                             | HI-Z                      | Remain ON until PWOK drops   |
| 14 |       |                             | LOW                       | Turn ON until PWOK drops     |
| 15 | LOW   | HIGH                        | HIGH                      | Remain OFF                   |
| 16 |       |                             | HI-Z                      | Remain OFF                   |
| 17 |       |                             | LOW                       | Turn ON until PWOK drops     |
| 18 | LOW   | HI-Z                        | HIGH                      | Turn Off if On    Remain OFF |
| 19 |       |                             | HI-Z                      | Preserve Last State          |

Figure 9-4 PSON# transition states when using 3-state mode

# 9.2 PWOK Signal (Output)

PWOK is a power OK output signal and will be pulled HIGH by the power supply to indicate that all the outputs are within the regulation limits of the power supply. When any output voltage falls below regulation limits or when AC power has been removed for a time sufficiently long so that power supply operation is no longer guaranteed, PWOK will be de-asserted to a LOW state. See the table below for a representation of the timing characteristics of PWOK. The start of the PWOK delay time shall be inhibited as long as any power supply output is in current limit.

| Signal Type                             |       | Open collector/drain output from power supply. Pull-up to 3.3VSB located in the power supply. |  |
|-----------------------------------------|-------|-----------------------------------------------------------------------------------------------|--|
| PWOK = High                             | Po    | ower OK                                                                                       |  |
| PWOK = Low                              | Pow   | ver Not OK                                                                                    |  |
|                                         | MIN   | MAX                                                                                           |  |
| Logic level low voltage, Isink=400uA    | 0V    | 0.4V                                                                                          |  |
| Logic level high voltage, Isource=200µA | 2.4V  | 3.46V                                                                                         |  |
| Sink current, PWOK = low                |       | 400uA                                                                                         |  |
| Source current, PWOK = high             |       | 2mA                                                                                           |  |
| PWOK delay: Tpwok_on                    | 380ms | 420ms                                                                                         |  |

Table 9-2 PWOK signal characteristics

| PWOK rise and fall time                |     | 100µsec |
|----------------------------------------|-----|---------|
| Power down delay: T pwok_off           | 1ms |         |
| Any PSU fault to PWOK deasertion delay |     | 100µsec |

A required circuit implementation of the Power Ok circuit is shown below. The Power Ok circuits shall be compatible with 5V pull up resistor (>10k) and 3.3V pull up resistor (>6.8k).



Figure 9-5 PWOK circuit implementation

### 9.3 SMBAlert# Signal (Output)

This signal indicates that the power supply is experiencing a problem that the user should investigate. This signal shall be asserted due to Critical events or Warning events as configured in the configuration file. The signal shall activate in the case of critical component temperature reaching a warning threshold, general failure, over-current, over-voltage, under-voltage, failed fan. This signal may also indicate the power supply is reaching its end of life or is operating in an environment exceeding the specified limits. This SMBAlert# signal is to be asserted in parallel with LED color code selected in the configuration file.

| Table 9-3 SMBAlert# signal characteristics |                                                                                           |
|--------------------------------------------|-------------------------------------------------------------------------------------------|
| ve Low)                                    | Open collector / drain output from power supply. Pull-up to 3.3VSB located in the system. |
|                                            | 07                                                                                        |

| Signal Type (Active Low)              | to 3.3VSB located in the system. |        |  |
|---------------------------------------|----------------------------------|--------|--|
| Alert# = High                         | ОК                               |        |  |
| Alert# = Low                          | Power Alert to system            |        |  |
|                                       | MIN                              | MAX    |  |
| Logic level low voltage, Isink=4 mA   | 0 V                              | 0.4 V  |  |
| Logic level high voltage, Isink=50 μA |                                  | 3.46 V |  |
| Sink current, Alert# = low            |                                  | 4 mA   |  |
| Sink current, Alert# = high           |                                  | 50 μA  |  |

# 9.4 VINOK Signal (Output)

VINOK signal indicates that the input voltage is within the range where the power supply can operate normally. Details of the operation are described in section 7.15 *Timing Requirements*.

| Signal Type (Active High)                          |                                 | Open collector/drain output from power supply. 1K $\Omega$ Pull-up to 3.3VSB located in the power supply. |  |
|----------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------|--|
| PWOK = High                                        | Input voltage is within the ope | Input voltage is within the operational range                                                             |  |
| PWOK = Low                                         | Input voltage not within the o  | perational range                                                                                          |  |
|                                                    | MIN                             | МАХ                                                                                                       |  |
| Logic level low voltage, Isink=10mA                | 0V                              | 0.4V                                                                                                      |  |
| Logic level high voltage, Isource=4mA <sup>1</sup> | 3.0V                            | 3.46V                                                                                                     |  |
| Sink current, VINOK = low                          |                                 | 10 mA                                                                                                     |  |
| Source current, VINOK = high                       |                                 | 4mA                                                                                                       |  |
| VINOK rise and fall time                           |                                 | 100µsec                                                                                                   |  |

#### Table 9-4 VINOK Signal characteristics

### Notes:

1. Using  $100K\Omega$  load resistor in the system side.

# 9.5 Imon Signal (Output)

The power supply shall incorporate an output current monitoring pin which will act as a current mirror of the main 12V output, *I<sub>mon</sub>* signals from other power supplies in the system can be tied together to provide a mechanism for the system to measure the total output current of all the power supplies combined. The signal shall include an output diode to prevent the current from other power supplies' *I<sub>mon</sub>* signal from entering a power supply that is not energized. The characteristics of the signal are described in the table below.

| Signal type                                                    | Current source                                                     |
|----------------------------------------------------------------|--------------------------------------------------------------------|
| Sensitivity (configurable via configuration file) <sup>1</sup> | 0 to 2mA (representing 0 to 200% of rated current) or $10 u A/A^4$ |
| Minimum bandwidth                                              | 40 kHz                                                             |
| Compliance voltage                                             | 3.3V                                                               |
| Time constant                                                  | 2.9us to 4.0us                                                     |
| Signal delay <sup>2</sup>                                      | < 2us                                                              |
| Input leakage <sup>3</sup>                                     | < 500nA                                                            |

### Table 9-5 Imon signal characteristics

### Notes:

- 1. The I<sub>mon</sub> signal shall be able to provide information beyond PL4 levels.
- 2. Signal delay shall be tested using a load step from 0% to 100% and a di/dt of 10A/us without external capacitance connected to the power supply's main output.
- 3. Input leakage is defined when the power supply is not energized, when in standby state or when in Cold Redundant mode, and it shall be guaranteed at 85°C and 12V.
- 4. User selectable in the configuration file.



*Figure 9-6 Imon block diagram concept* 

### Notes:

- 1. Resistor R1 is used to select the sensitivity of the current sense amplifier.
- 2. FB1 & C1 these components shall be located as close as possible to the Imon output pin of the power supply's output connector.
- 3. Q1, Q2, R2 & R3 are used to create backwards compatibility with the presence pin, the user can select to have an Imon signal or presence by configure the option in *Table 12-58 Miscellaneous configuration block* the configuration file.

The required accuracy for the *I<sub>mon</sub>* signal shall be:

% Tolerance = ±1% (10% ≤ lout ≤ 140%); N/A (140% < lout ≤200%) % Read Tolerance = ±1% (10% ≤ lout ≤ 140%); ±2% (140% < lout ≤200%)



# 9.6 A0 and A1 Signals (Inputs)

The power supply shall be able to set its SMBus address and FRU address by checking the voltage levels in the A0 and A1 input pins, up to 6 SMBus addresses can be set combining logic states and analog voltage levels in these signals, the characteristics of these two signals are described in the following sections.

### 9.6.1 A0 Input Addressing

The power supply A0 input pin shall be analog and able to measure a voltage from 0 to 3.3V to select between logic addressing mode and analog addressing mode. The power supply shall sample the A1 and A0 pins and average the voltage to filter out noise/glitches as defined in the table below.

| Signal Type           | Analog input. 47KΩ 1% 100pp<br>in the power supply. | Analog input. 47KΩ 1% 100ppm Pull-up resistor to 3.3VSB located in the power supply. |  |
|-----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------|--|
|                       | MIN                                                 | MAX                                                                                  |  |
| Dynamic range         | 0V                                                  | 3.3V                                                                                 |  |
| Sampling period (T)   | 0.9ms                                               | 1.1ms                                                                                |  |
| Number of samples (N) | 8                                                   | 8                                                                                    |  |

| Tahle | 9-7 | $\Delta \Omega$ | innut | signal | chara | cteristics |
|-------|-----|-----------------|-------|--------|-------|------------|

The power supply shall follow the flow diagram shown in Figure 9-7 Flow diagram to detect between logic and analog SMBus addressing to determine if the addressing mode is based on logic levels or analog levels.



Figure 9-7 Flow diagram to detect between logic and analog SMBus addressing

*Note:* Refer to *Table 9-7 A0 input signal characteristics* for N and T values.

### Notes:

- 1. Refer to Table 9-7 A0 input signal characteristics for N and T values.
- 2. Start is defined as 12VSB being within the regulation limits.

|               | SMBus<br>address |          |          | Power supply must detect A1 / A0<br>voltage within this range |                |           | System mus | t set A1 / A0 vo<br>this range | oltage within |
|---------------|------------------|----------|----------|---------------------------------------------------------------|----------------|-----------|------------|--------------------------------|---------------|
| PSU<br>Number | PSU / FRU        | A1 state | A0 state | Min (V)                                                       | Nominal<br>(V) | Max (V)   | Min (V)    | Nominal                        | Max (V)       |
| 0             | 0xB0 / 0xA0      | Logic 0  | Logic 0  | 0/0                                                           | -              | 0.8 / 0.8 | 0/0        | -                              | 0.5 / 0.5     |
| 1             | 0xB2 / 0xA2      | Logic 0  | Logic 1  | 0/2                                                           | -              | 0.8 / 3.3 | 0/2.4      | -                              | 0.5 / 3.3     |
| 2             | 0xB4 / 0xA4      | Logic 1  | Logic 0  | 2/0                                                           | -              | 3.3 / 0.8 | 2.4/0      | -                              | 3.3 / 0.5     |
| 3             | 0xB6 / 0xA6      | Logic 1  | Logic 1  | 2/2                                                           | -              | 3.3 / 3.3 | 2.4 / 2.4  | -                              | 3.3 /3.3      |

Table 9-9 Power supply's SMBus addressing using AO analog levels (up to 6 addresses)

|               | SMBus<br>address |                      |                      |         | oly must detect<br>vithin this rang | -       | System must set A0 voltage within this<br>range |         |         |
|---------------|------------------|----------------------|----------------------|---------|-------------------------------------|---------|-------------------------------------------------|---------|---------|
| PSU<br>Number | PSU / FRU        | A1<br>Voltage<br>(V) | A0<br>Voltage<br>(V) | Min (V) | Nominal<br>(V)                      | Max (V) | Min (V)                                         | Nominal | Max (V) |
| 0             | 0xB0 / 0xA0      | N/A <sup>1</sup>     | 0.9                  | 0.8     | 0.9                                 | 1       | 0.85                                            | 0.9     | 0.95    |
| 1             | 0xB2 / 0xA2      | N/A <sup>1</sup>     | 1.1                  | 1       | 1.1                                 | 1.2     | 1.05                                            | 1.1     | 1.15    |
| 2             | 0xB4 / 0xA4      | N/A <sup>1</sup>     | 1.3                  | 1.2     | 1.3                                 | 1.4     | 1.25                                            | 1.3     | 1.35    |
| 3             | 0xB6 / 0xA6      | N/A <sup>1</sup>     | 1.5                  | 1.4     | 1.5                                 | 1.6     | 1.45                                            | 1.5     | 1.55    |
| 4             | 0xB8 / 0xA8      | N/A <sup>1</sup>     | 1.7                  | 1.6     | 1.7                                 | 1.8     | 1.65                                            | 1.7     | 1.75    |
| 5             | 0xBA / 0xAA      | N/A <sup>1</sup>     | 1.9                  | 1.8     | 1.9                                 | 2       | 1.85                                            | 1.9     | 1.95    |

### Notes:

1. A1 pin is used as Data & Sidebands Serialization Interface when the addressing mode is based on analog levels, see 12.7 Data & Sideband Serialization Interface (DSSI).

To establish the address using the A0 analog level mode the system shall place a 1% tolerance 100ppm resistor from the A0 pin to ground with the required value for a given SMBus address as shown in table below.

 Table 9-10 Recommended 1% tolerance 100ppm temperature coefficient resistor values for A0 analog addressing

|               |                    | mode                                     |
|---------------|--------------------|------------------------------------------|
| PSU<br>Number | Nominal<br>voltage | Required resistor value 1% Tol<br>100ppm |
| 0             | 0.9                | <b>17.8</b> ΚΩ                           |
| 1             | 1.1                | 23.7 KΩ                                  |
| 2             | 1.3                | <b>30.9 К</b> Ω                          |
| 3             | 1.5                | <b>39.2 К</b> Ω                          |
| 4             | 1.7                | <b>49.9 K</b> Ω                          |
| 5             | 1.9                | 63.4 KΩ                                  |

### 9.6.2 A1 as Data & Sideband Serialization Interface (DSSI)

The A1 pin shall be dual purpose, the first purpose is to establish the SMBus address of the power supply based on the method described in the previous section *9.6.1 AO Input Addressing*. The second purpose is as a 1-wire communication link. This communication link is only available when the PSU has the connections shown in section *12.7 Data & Sideband Serialization Interface (DSSI)*.

## 9.7 Remote Sense And Return Sense / PSKILL

The power supply shall have a remote sensing pair called Remote Sense (RS+) for the positive terminal and Return Sense for the negative terminal (RS-) to compensate voltage droops at the point of load. The Return Sense (RS-) pin shall be dual purpose acting as a PSKILL signal also as described below.

- 1) It shall be able to measure the most negative voltage at the load to regulate it at the point of load,
- 2) It shall be able to work as a PSKILL signal when the power supply is being extracted or inserted without removing the AC/DC cord, shutting down the main output of the power supply fast enough or preventing it from turning ON until PSKILL contacts with the system, thus preventing arcing at the connector, the RS-/PSKILL pin has a shorter length in the card edge than other signals to allow this functionality. The 12VSB output shall remain ON as long as input voltage stays within the specified range.

| Table 9-11 Remote Sense +/- And PSKILL signal parameters                                    |               |  |  |  |  |  |
|---------------------------------------------------------------------------------------------|---------------|--|--|--|--|--|
| Parameter                                                                                   | Specification |  |  |  |  |  |
| Delay between RS-/PSKILL signal being<br>disconnected and PSU main output's ramping<br>down | < 100 us      |  |  |  |  |  |
| Maximum DC resistance of remote sensing<br>wires/traces (each)                              | 2.5 Ω         |  |  |  |  |  |



Figure 9-8 +12V output M-CRPS RS+- pair usage

# **10 Environmental Requirements**

## 10.1 Temperature

Minimum start-up and operating ambient: Maximum operating ambient: Non-operating ambient: 20°C/hour)

| -5°C                          |                            |
|-------------------------------|----------------------------|
| See Section 3.1 for operation | ating requirements.        |
| -40°C to +70°C                | (Maximum rate of change of |

120

## 10.2 Humidity

| Operating:     | To 85% relative humidity (non-condensing) |
|----------------|-------------------------------------------|
| Non-Operating: | To 95% relative humidity (non-condensing) |

NOTE: 95% relative humidity is achieved with a dry bulb temperature of 55°C and a wet bulb temperature of 54°C.

### 10.3 Altitude

Operating: to 3050 m Non-operating: to 15200 m

### **10.4 Mechanical Shock**

Non-operating: 50 G Trapezoidal Wave, Velocity change = 170 in. / sec. Three drops in each of six directions are applied to each of the samples

# 10.5 Random Vibration

Non-operating Sine sweep: 5Hz to 500Hz @ 0.5gRMS at 0.5 octave/min; dwell 15 min at each of 3 resonant points; Random profile: 5Hz @ 0.01g<sup>2</sup>/Hz to 20Hz @ 0.02g<sup>2</sup>/Hz (slope up); 20Hz to 500Hz @ 0.02g<sup>2</sup>/Hz (flat); Input acceleration = 3.13gRMS; 10 min. per axis for 3 axis on all samples

# 10.6 Thermal Shock (Shipping)

Non-operating: -40°C to +70°C, 50 cycles, 30\*C/min. \* transition time \* 15\*C/min., duration of exposure to temperature extremes for each half cycle shall be 30 minutes.

# **11 FRU Requirements**

## 11.1 FRU Data

The FRU data format shall be compliant with the IPMI ver.2.0 specification. The current version of these specifications is available at

<u>https://www.intel.com/content/www/us/en/products/docs/servers/ipmi/ipmi-second-gen-interface-spec-v2-rev1-1.html</u> the following is the exact listing of the EEPROM content. During testing this listing shall be followed and verified.

## 11.2 Device Protocol

The FRU device will implement the same protocols as the commonly used AT24C02 device, including the Byte Read, Sequential Read, Byte Write, and Page Read protocols.

### 11.2.1 Data Format

The minimum information to be contained in the FRU device is shown in the following table.

| Table 11-1 Minimum FRU contents |                                      |                                |  |  |  |  |
|---------------------------------|--------------------------------------|--------------------------------|--|--|--|--|
| Area Type                       | Description                          |                                |  |  |  |  |
| Common Header                   | As defined by the IPMI FRU docume    | ent                            |  |  |  |  |
| Product Info Area               | As defined by the IPMI FRU document. |                                |  |  |  |  |
| MultiRecord Area                | Record 1                             | Power Supply Info              |  |  |  |  |
|                                 | Record 2                             | Main Output                    |  |  |  |  |
|                                 | Record 3                             | 12VSB Output                   |  |  |  |  |
|                                 | Record 4 <sup>1</sup>                | M-CRPS Identifier <sup>1</sup> |  |  |  |  |
|                                 |                                      |                                |  |  |  |  |

### Notes:

1. Refer to Table 11-2 M-CRPS FRU MultiRecord definition.

| Offset<br>(decimal) | Field length<br>(decimal) | Field                           | Value                          | Comments     |
|---------------------|---------------------------|---------------------------------|--------------------------------|--------------|
| , ,                 |                           | Descend Trate ID                | 0xC2                           |              |
| 0                   | 1                         | Record Type ID                  | 0xC2                           |              |
| 1                   | 1                         | [7] – End of list               | 000h                           |              |
|                     |                           | [6:4] – Reserved                | 000b                           |              |
| 2                   | 1                         | [3:0] – Record format version   |                                |              |
| 2                   | 1                         | Record length                   |                                |              |
| 3                   | 1                         | Record Checksum (zero checksum) |                                |              |
| 4                   | 1                         | Header Checksum (zero checksum) |                                |              |
| 5                   | 3                         | Manufacturer ID                 | Byte 0                         | LSB          |
|                     |                           |                                 | Byte 1                         |              |
|                     |                           |                                 | Byte 2                         | MSB          |
| 8                   | 1                         | Record version                  | 01h – Version 1                |              |
| 9                   | 2                         | M-CRPS Revision                 |                                | Revision 1.0 |
|                     |                           | [15:8] – Major number           | 01h                            |              |
|                     |                           | [7:0] – Minor number            | 00h                            |              |
| 11                  | 1                         | M-CRPS Version                  |                                | Version 1.0  |
|                     |                           | [7:4] – Major number            | 1h                             |              |
|                     |                           | [3:0] – Minor number            | Oh                             |              |
| 12                  | 1                         | M-CRPS Type                     | [7:4] Input                    |              |
|                     |                           | [7:4] – Input                   | 0h – AC/DC 240VAC/240VDC Input |              |
|                     |                           | [3:0] – Output                  | 1h – AC/DC Input 277VAC/380VDC |              |
|                     |                           |                                 | 2h – -48VDC Input              |              |
|                     |                           |                                 | 3h – +54V Input                |              |
|                     |                           |                                 | 4h-Fh – Reserved               |              |
|                     |                           |                                 | [3:0] Output                   |              |
|                     |                           |                                 | 0h – +12V Output               |              |
|                     |                           |                                 | 1h – +51V Output               |              |
|                     |                           |                                 | 2h – +54V Output               |              |
|                     |                           |                                 | 4h-Fh – Reserved               |              |
| 13                  | 1                         | M-CRPS Outline                  | 00h – 73.5 x 185.0 mm          |              |
|                     |                           |                                 | 01h – 73.5 x 265.0 mm          |              |
|                     |                           |                                 | 02h – 60.0 x 185.0 mm          |              |
|                     |                           |                                 | 03h-FFh – Reserved             |              |
| 14                  | 1                         | M-CRPS Cooling Type             | [7:4] Cooling                  |              |
|                     |                           | [7:4] – Cooling                 | 0h – Regular airflow           |              |
|                     |                           | [3:0] – Temperature range       | 1h – Reversed airflow          |              |
|                     |                           |                                 | 2h – Immersion                 |              |
|                     |                           |                                 | 4h-Fh – Reserved               |              |

Table 11-2 M-CRPS FRU MultiRecord definition

|    |    |                 | [3:0] Temperature range<br>Oh – Enterprise -5degC to 55degC<br>1h – Storage -5degC to 70degC<br>2h – Telecom -40degC to 65degC<br>3h-Fh – Reserved |          |
|----|----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 15 | 1  | M-CRPS Reserved | Reserved                                                                                                                                           | OEM Info |
| 16 | 16 | OEM             |                                                                                                                                                    | OEM Info |

### 11.2.2 Write Protection

The contents of the FRU shall have write protection mechanism using the PMBus command MFR\_FRU\_PROTECTION with the hexadecimal number DBh using Write Byte and Read Byte types of commands with PEC. A read value of 00h means the FRU can be written and a value of 01h means the device can't be written (write protection activated), same values apply for Write operation.

# 12 Firmware Requirements

## 12.1 PMBus

### 12.1.1 Related Documents

- PMBus<sup>™</sup> Power System Management Protocol Specification Part I General Requirements, Transport And Electrical Interface; Revision 1.2
- PMBus<sup>™</sup> Power System Management Protocol Specification Part II Command Language; Revision 1.2
- System Management Bus (SMBus) Specification Version 2.0
- System Management Bus (SMBus) Specification Version 3.0

### 12.1.2 Addressing

The PSU PMBus device address locations are shown below. For redundant systems there are up to two signals to set the address location of the PSU once it is installed in the system: Address1 (A1) and Address0 (A0). For non-redundant systems the PSU device address location should be B0h.

| Addresses used:                                  | х                    | х       | х                | х                | х       | х       |
|--------------------------------------------------|----------------------|---------|------------------|------------------|---------|---------|
| System addressing Address1/ Address0             | 0/0                  | 0/1     | 1/0 <sup>3</sup> | 1/1 <sup>3</sup> | Note 3  | Note 3  |
| PMBus device read / write addresses <sup>2</sup> | B0h/B1h <sup>1</sup> | B2h/B3h | B4h/B5h          | B6h/B7h          | B8h/B9h | BAh/BBh |

| Table 12-1Power supply PMBus | device address locations |
|------------------------------|--------------------------|
|------------------------------|--------------------------|

### Notes:

- 2. Non-redundant systems (single PSU) will use the 0/0 address location.
- The addressing method uses the 7 MSBs bits to set the address and the LSB to define whether a device is reading or writing. The addresses defined above use 8 bits including the read/write bit.
- 4. See more details in section 9.6 A0 and A1 Signals (Inputs).

The PSU shall have an IPMI FRU (field replaceable unit) serial EEPROM. It shall be located at the following addresses. This shall be a separate physical device from the PMBus device. This is intended to align with existing IPMI standards.

| Addresses used:                              | х                    | х       | х                | х                | х       | Х       |
|----------------------------------------------|----------------------|---------|------------------|------------------|---------|---------|
| System addressing Address1/<br>Address0      | 0/0                  | 0/1     | 1/0 <sup>3</sup> | 1/1 <sup>3</sup> | Note 3  | Note 3  |
| FRU device read/write addresses <sup>2</sup> | A0h/A1h <sup>1</sup> | A2h/A3h | A4h/A5h          | A6h/A7h          | A8h/A9h | AAh/ABh |

Table 12-2 Power supply IPMI FRU device address locations

### Notes:

- 1. Non-redundant systems (single PSU) will use the 0/0 address location.
- The addressing method uses the 7 MSBs bits to set the address and the LSB to define whether a device is reading or writing. The addresses defined above use 8 bits including the read/write bit.
- 3. See more details in section 9.6 A0 and A1 Signals (Inputs).

### 12.1.3 Hardware

The device in the power supply shall be compatible with both SMBus 2.0 'high power' specification for I2C Vdd based power and drive (for Vdd = 3.3V). This bus shall operate at 3.3V.

### 12.1.4 PMBus Power Sourcing

The circuits inside the power supply shall derive their power from the standby output. For redundant power supplies the device(s) shall be powered from the system side of the OR'ing device. The PMBus device shall be on whenever AC power is applied to the power supply or a parallel redundant power supply in the system.

### 12.1.5 Pull Ups

Only weak pull-up resistors shall be on SCL or SDA inside the power supply connected to 3.3VSB. The main pull-up resistors are provided by the system and may be connected to 3.3V or 5V. For the system design, the main pull-ups shall be located external to the power supply and derive their power from the standby rail.

### 12.1.6 Data Speed

The PMbus device in the power supply shall operate at the SMBus speed stated in below table and avoid using clock stretching that can slow down the bus. For example, the power supply can clock stretch while parsing a command or a power supply servicing multiple internal interrupts or NACK may require some use of clock stretching. Unsupported commands may respond with a NACK but must always set the communication error status bit in STATUS\_CML.

| Table 12-3 SMBus speed range  |  |  |  |  |  |
|-------------------------------|--|--|--|--|--|
| Parameter Value               |  |  |  |  |  |
| SMBus speed 50 kHz to 400 kHz |  |  |  |  |  |

The PMBus device shall support SMBus cumulative clock low extended time (Tlow:sext) of < 25msec. This requires the device to extend the clock time no more than 25msec between START and STOP for any given message.

### 12.1.7 Bus Errors

The PMBus device shall support SMBus clock-low timeout (Ttimeout). This capability requires the device to abort any transaction and drop off the bus if it detects the clock being held low for >25ms, and be able to respond to new transactions 10ms later.

The device must recognize SMBus START and STOP conditions on ANY clock interval. (These are requirements of the SMBus specifications but are often missed in first-time hardware designs.) The device must not hang due to 'runt clocks', 'runt data', or other out-of-spec bus timing. This is defined as signals, logic-level glitches, setup, or hold times that are shorter than the minimums specified by the SMBus specification. The device is not required to operate normally but must return to normal operation once 'in spec' clock and data timing is again received. Note if the device 'misses' a clock from the initiator due to noise or other bus errors, the device must continue to accept 'in spec' clocks and re-synch with the initiator on the next START or STOP condition.

### 12.1.8 Additional SMBus hardware requirements

- 300ns maximum fall time with a 400pF capacitive load and 2.7Kohm pull up to 3.3V.
- 10ns minimum fall time with a 20pF capacitive load and 2.7Kohm pull up to 3.3V.
- The power supply shall not load the SMBus if it has no input power.

### 12.1.9 Writing to the power supply

When responding to read commands the power supply shall extend the clock until all writing of data to the command is complete. The power supply must still meet the Tlow:sext max time of 25msec described in section *12.1.6 Data Speed*. This is needed to make sure if the system performs a series of writes and then an immediate read to the same command the power supply returns the value just written to the power supply.

## 12.1.10 PAGE

Setting a PAGE value of FFh is used to clear all status bits in all PAGEs with the CLEAR\_FAULT command.

## 12.1.11 PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ (05h/06h)

The new PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands are used with the STATUS\_WORD, STATUS\_INPUT, STATUS\_TEMPERATURE, STATUS\_IOUT, and STATUS\_CML to create two instances of the same command. Each instance is set by the same events but cleared by their own initiator in the system. The instances at PAGE 00h are controlled by the system management agent 1 and the instances at PAGE 01h are controlled by the system management 2. Below are the protocols used to read and clear the STATUS\_commands using the PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands.

| Blo | ck Write – Block        | Re | ad | Process Call wit               | th P | EC                      |   |                                                                          |   |                        |   |   |
|-----|-------------------------|----|----|--------------------------------|------|-------------------------|---|--------------------------------------------------------------------------|---|------------------------|---|---|
| 1   | 7                       | 1  | 1  | 8                              | 1    | 8                       | 1 | 8                                                                        | 1 |                        |   |   |
| S   | Power supply<br>address | W  | А  | PAGE_PLUS_READ<br>command code | A    | Byte Count = 2          | A | PAGE<br>1 <sup>st</sup> instance = 00h<br>2 <sup>nd</sup> instance = 01h | A | STATUS_WORD<br>command | A | • |
| 1   | 7                       | 1  | 1  |                                |      | 0                       |   |                                                                          |   | 0                      | 1 | _ |
|     | 1                       | -  |    |                                | 1    | 8                       | 1 | 8                                                                        | 1 | 8                      |   | 1 |
| Sr  | Power supply<br>address | R  | А  | Byte count = 2                 | А    | STATUS_WORD<br>Low Byte | Α | STATUS_WORD<br>High Byte                                                 | А | PEC                    | A | P |

### Reading STATUS\_WORD Block Write – Block Read Process Call with Pl

# Reading STATUS\_TEMPERATURE, STATUS\_IOUT, STATUS\_INPUT, STATUS\_CML Block Write – Block Read Process Call with PEC



Figure 12-1 Writing/Reading STATUS commands with PAGE\_PLUS\_READ

### Clearing STATUS commands (write '1' to clear a bit) STATUS\_TEMPERATURE, STATUS\_IOUT, STATUS\_INPUT, STATUS\_CML Block Write with PEC



STATUS\_WORD cannot be cleared directly It is cleared based on lower level status commands

## 12.1.12 Sensors

The following PMBus commands shall be supported for the purpose of reporting current, voltage, power, and temperature. All sensors shall continue providing real time data as long as the PMBus device is powered. This means in standby mode the main output of the PSU shall be zero amps and zero volts. Sensors shall meet requirements from 100VAC to 127VAC and from 200VAC to 240VAC (or -36VDC to -75VDC for DC input power supplies). They shall be tested down to 5% load.

| PMBus command | Description                                                                                                                                                       |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ_EIN      | New input energy counter described below. Added to PMBus rev 1.2 spec. Uses direct format for the power accumulator; unsigned integer value for the sample count. |
| READ_PIN      | Input power meter based on PMBus rev 1.1 spec. Uses Linear formatting.                                                                                            |
| READ_IOUT     | Output current in amps for the total 12V current. The other outputs are not sensed. Uses linear format.                                                           |

Table 12-4 Current/Power/Temperature monitoring PMBus commands

Figure 12-2 Clearing STATUS commands using PAGE\_PLUS\_WRITE

| READ_EOUT          | New output energy counter described below. Added to PMBus rev 1.2 spec. Uses direct format for the power accumulator; unsigned integer value for the sample count. |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ_TEMPERATURE_1 | Returns the temperature in °C of the inlet temperature. Based on PMBus rev 1.1 spec. Uses linear format.                                                           |
| READ_TEMPERATURE_2 | Returns the temperature in °C of the hot spot temperature. Based on PMBus rev 1.1 spec. Uses linear format.                                                        |

### 12.1.13 Sensor Functionality in Different PSU States and Configurations

The functionality of READ\_EIN and READ\_EOUT in different PSU configurations is stated in the below table. The PSU must continue incrementing the sample counter even if AC power is not present to the PSU but the PMBus device in the PSU is powered from the other power supplies in parallel.

| Number of<br>PSUs in<br>system | One PSU state<br>(PSU <sub>1</sub> ) | Rest of PSU states<br>(PSUn)                    | PSU <sub>1</sub> Power Accumulator                                                         | PSU <sub>1</sub> Sample counter                           |
|--------------------------------|--------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| 1 or more                      | ON & AC<br>present                   | All ON & AC present                             | New power values continue to add to<br>the power accumulator based on<br>loading condition | Sample counter increments every<br>sample period          |
| 1 or more                      | Stby & AC<br>present                 | All ON & AC present                             | New power values continue to add to<br>the power accumulator based on<br>loading condition | Sample counter increments every<br>sample period          |
| 1 or more                      | OFF & no AC<br>present               | All OFF & no AC<br>present                      | Reset power accumulator values to 00 when AC power is reapplied                            | Reset sample counter to 00 when<br>AC power is re-applied |
| 2 or more                      | AC power not<br>present              | Rest of PSUs in<br>standby mode & AC<br>present | Continue adding 0W to accumulator every sample period                                      | Incrementing sample counter<br>every sample period        |
| 2 or more                      | AC power not<br>present              | Rest of PSUs ON & AC present                    | Continue adding 0W to accumulator<br>every sample period                                   | Incrementing sample counter<br>every sample period        |

Table 12-5 READ\_EIN & READ\_EOUT Functioning in differing states

READ\_PIN, READ\_IOUT, and READ\_TEMPERTURE\_x shall continue to report accurate values when the PSU is in standby mode or when it has no AC power but is in parallel with another PSU(s) with AC power and standby power present.

## 12.1.14 READ\_PIN (97h)

The power supply shall provide input power data in watts. The data shall be reported using the PMBus linear format. The data shall be the average input power or filtered input power. If a simple average is used to provide average input power, the minimum averaging duration shall be 2 seconds. If filtering is used; the maximum filter bandwidth shall be 0.5 Hz. The accuracy shall be tested by polling with the READ\_PIN command at a rate ranging from 1 sample / second to 10 samples / second.

|                     | MIN        | MAX        | Description                                                                                                                    |
|---------------------|------------|------------|--------------------------------------------------------------------------------------------------------------------------------|
| Format              | PMBus line | ear format | PMBus data format; refer to PMBus specification for details                                                                    |
| Averaging period    | 2 seconds  | 10 seconds | The AC input power shall be averaged using a simple averaging<br>method of a filtering method. This defines the max/min period |
| Filtering bandwidth | 0.1 Hz     | 0.5 Hz     | for simple averaging and the bandwidth range if the filter method is used.                                                     |
| Accuracy            | +/-1%      |            |                                                                                                                                |

Table 12-6 READ\_PIN requirements summary

| (>125W – Max load/Peak<br>Power) |                  |                        | The input power data shall meet these accuracy requirements over 100-240VAC and under the defined system polling rate. |
|----------------------------------|------------------|------------------------|------------------------------------------------------------------------------------------------------------------------|
| Accuracy<br>(50W - 125W load)    | +/-1.3           | 25W                    |                                                                                                                        |
| Accuracy<br>(<50W load)          | +/-5             | 5W                     |                                                                                                                        |
| System polling rate              | 1 sample/ second | 10 samples /<br>second | The power supply shall be polled over this range of rates while testing accuracy.                                      |

# 12.1.15 READ\_IOUT (8Ch)

The power supply shall provide output current data in amperes. The data shall be reported using the PMBus linear format. The data shall be the average output current or filtered output current. If a simple average is used to provide average output current, the minimum averaging duration shall be 2 seconds. If filtering is used; the maximum filter bandwidth shall be 0.5 Hz. The minimum accuracy is specified in the table below. The accuracy shall be tested by polling with the READ\_IOUT command at a rate ranging from 1 sample / second to 10 samples / second.

|                                             | MIN                                                          | MAX        | Description                                                                                                                     |  |  |
|---------------------------------------------|--------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| Format                                      | PMBus linear format                                          |            | PMBus data format; refer to PMBus specification for details                                                                     |  |  |
| Averaging period                            | 2 seconds                                                    | 10 seconds | The output current shall be averaged using a simple averaging method of a filtering method. This defines the max/min period for |  |  |
| Filtering bandwidth                         | 0.1 Hz                                                       | 0.5 Hz     | simple averaging and the bandwidth range if the filter method is used.                                                          |  |  |
| Accuracy<br>(300W – Max load/Peak<br>Power) | +/-1%                                                        |            | The output current data shall meet these accuracy requirements over 100-240VAC and under the defined system polling rate.       |  |  |
| Accuracy<br>(150W - 300W load)              | +/-3%<br>+/- 0.9A<br>1 sample/ 10 samples /<br>second second |            |                                                                                                                                 |  |  |
| Accuracy<br>(40W – 150W load)               |                                                              |            |                                                                                                                                 |  |  |
| System polling rate                         |                                                              |            | The power supply shall be polled over this range of rates while testing accuracy.                                               |  |  |

### Table 12-7 READ\_IOUT requirements summary

## 12.1.16 READ\_EIN (86h)

The new READ\_EIN command is used to allow the system to apply its own input power filtering. This will allow the system to get faster input power data while preventing aliasing. The command returns an accumulated power value and an associated sample count of the number of accumulated power values. This allows the system to calculate its own average power value each time the system polls the PSU.

|                                      | MIN MAX                                          |      | Description                                                                          |  |                                                                         |
|--------------------------------------|--------------------------------------------------|------|--------------------------------------------------------------------------------------|--|-------------------------------------------------------------------------|
| Format                               | PMBus Direct format<br>m = 01h, R = 00h, b = 00h |      | PMBus data format; refer to PMBus specification for details.                         |  |                                                                         |
| P <sub>sample</sub> averaging period | 4 AC cycles                                      |      | Period instantaneous input power is averaged over to calculate P <sub>sample</sub> . |  |                                                                         |
| READ_EIN update period               | 80/66.7ms (50/60Hz)                              |      | 80/66.7ms (50/60Hz)                                                                  |  | Period at which the power accumulator and sample counter are<br>updated |
| Accuracy                             | +,                                               | /-1% |                                                                                      |  |                                                                         |

|  | Table 12-8 READ | EIN | requirements | summary |
|--|-----------------|-----|--------------|---------|
|--|-----------------|-----|--------------|---------|

| (>125W – Max load/Peak<br>Power) |       |          |                                                                                                                                                       |
|----------------------------------|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Accuracy<br>(125W - 125W load)   |       | +/-1.25W | The input power data shall meet these accuracy requirements over 100-240VAC and under the defined system polling rate.                                |
| Accuracy<br>(<50W load)          |       | +/-5W    |                                                                                                                                                       |
| Range of System polling period   | 1 sec | 100 ms   | The PSU shall be polled over this range of rates while testing accuracy.                                                                              |
|                                  |       | •        | system polling period. To make sure the PSU is compatible with all possible er accumulator and sample counter at a period less than 100msec (required |

# 12.1.17 READ\_EOUT (87h)

period is 4 AC cycles 80/67msec).

The new READ\_EOUT command is used to allow the system to apply its own output power filtering. This will allow the system to get faster output power data while preventing aliasing. The command returns an accumulated power value and an associated sample count of the number of accumulated power values. This allows the system to calculate its own average power value each time the system polls the PSU.

|                                                        | MIN                                              | MAX | Description                                                                                                                         |  |                                                                   |
|--------------------------------------------------------|--------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|--|-------------------------------------------------------------------|
| Format                                                 | PMBus Direct format<br>m = 01h, R = 00h, b = 00h |     | PMBus data format; refer to PMBus specification for details.                                                                        |  |                                                                   |
| P <sub>sample</sub> averaging period                   | Nominal 8 msec                                   |     | Period instantaneous input power is averaged over to calculate $P_{sample}$                                                         |  |                                                                   |
| Sampling period                                        | Nominal 8 msec                                   |     | Period at which the power accumulator and sample counter are updated                                                                |  |                                                                   |
| [P <sub>accum</sub> / N] Accuracy<br>(5% to 100% load) | ±2%                                              |     | ±2%The calculated output power data shall meet these accuracy<br>requirements over 100-240VAC and under the defined system<br>rate. |  | requirements over 100-240VAC and under the defined system polling |
| System polling rate                                    | 1 sample /s 10 samples /s                        |     | The PSU shall be polled over this range of rates while testing accuracy.                                                            |  |                                                                   |

| Table 12-9 READ_L | EOUT requirements summary |
|-------------------|---------------------------|
|-------------------|---------------------------|

### 12.1.18 READ\_EIN & READ\_EOUT Formats

The READ\_EIN and READ\_EOUT commands shall use the PMBus direct format to report an accumulated power value and the sample count. The PMBus coefficients m, R, and b shall be fixed values and the PSU shall report these values using the PMBus COEFFICIENT command. The coefficient m shall be set to 01h, coefficient R shall be set to 00h, and coefficient b shall be set to 00h.

READ\_EIN and READ\_EOUT shall use the SMBus Block Read with PEC protocol in the below format.



Figure 12-3 READ\_EIN command format

### **READ\_EIN and READ\_EOUT Accumulators**

The accumulated power data shall be the sum of input power values averaged over 4 AC cycles (or over 50ms for READ\_EOUT). The value shall automatically roll-over when the 15 bit maximum value is reached (> 7FFFh). The sample count should increment 1 for each accumulated power value. The system shall calculate average power by dividing the accumulated power value by the sample count. The system must sample READ\_EIN and READ\_EOUT faster than the roll-over period to get an accurate power calculation. Below is a block diagram depicting the accumulator function in the PSU.

Important note: When the PSU responds to the system requesting READ\_EIN or READ\_EOUT data; the data in the sample count must always align with the number of samples accumulated in the power accumulator. To achieve this power accumulator, power rollover counter, and sample counter shall be loaded into a READ\_EIN and READ\_EOUT register at the same time.



Figure 12-4 READ\_EIN functional diagram

| Parameter              | Description                                                                                                                           |  |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Psample:               | The sampled power value in linear or direct format                                                                                    |  |  |
| Paccum:                | 2 bytes in PMBus linear or direct format. The accumulated power values made up of Psample(0) + Psample(1) + + Psample(n)              |  |  |
| N:                     | 3 byte unsigned integer value. The number of accumulated power values summed in Paccum                                                |  |  |
| Prollover:             | The max value of Paccum before a rollover will occur                                                                                  |  |  |
| Paccum_rollover_count: | 1 byte unsigned integer counting the number of times Paccum rolls over. Once this reaches FFh; it will automatically get reset to 00h |  |  |

| Table 12-10 READ_EIN variables descriptio | n |
|-------------------------------------------|---|
|-------------------------------------------|---|

# 12.1.19 COEFFICIENT (30h)

The power supply shall support the PMBus COEFFICIENT command. The system shall use this to read the values of m, b, and R used to determine READ\_EIN and READ\_EOUT accumulated power values.

| Command            | COEFFICIENTS support | m   | В   | R   |
|--------------------|----------------------|-----|-----|-----|
| READ_EIN           | Yes                  | 01h | 00h | 00h |
| READ_EOUT          | Yes                  | 01h | 00h | 00h |
| all other commands | Optional             | X   | X   | X   |

Table 12-11 m, B, R coefficients

### 12.1.20 Status Commands

The following PMBus STATUS commands shall be supported. All STATUS commands stated in Table below as supporting PAGE instances shall support the PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands since they are used by both the BMC and ME. The BMC and ME refer to the two instances of the commands accessed via the PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands. The status bits shall assert whenever the event driving the status bit is present. Once a bit is asserted it shall stay asserted until cleared using one of the methods shown in section 10.1.21.

The STATUS commands that are supported with the PAGE\_PLUS\_READ and PAGE\_PLUS\_WRITE commands shall still support direct access of the base STATUS\_XXX commands using the read word, write word, read byte, and write byte protocols.

STATUS\_FAN\_1\_2 command is only accessed by the system BMC. It uses the standard read byte protocol to read status and write byte protocol to clear bits.

The STATUS events are also used to control the SMBAlert# signal. The new SMBALERT\_MASK command is used to define which status event control the SMBAlert# signal. Default values for these mask bits are shown in the table below.

| PMBus command        | Bit<br>location | PSU state when bit is asserted<br>('1') | Instances<br>No PAGE'ing <sup>2</sup><br>PAGE 00h = BMC<br>PAGE 01h = ME | SMBALERT_MASK defaults for<br>each of the three instances (No<br>PAGE, PAGE 00h, PAGE 01h)<br>0 = causes assertion of<br>SMBAlert#<br>1 = does not cause assertion of<br>SMBAlert# |
|----------------------|-----------------|-----------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATUS_WORD          |                 |                                         | No PAGE, 00h, 01h                                                        |                                                                                                                                                                                    |
| OFF                  | 6 (lower)       | OFF                                     |                                                                          | NA                                                                                                                                                                                 |
| IOUT_OC_FAULT        | 4 (lower)       | Refer to STATUS_IOUT                    |                                                                          | NA                                                                                                                                                                                 |
| TEMPERATURE          | 2 (lower)       | Refer to STATUS_TEMPERATURE             |                                                                          | NA                                                                                                                                                                                 |
| VIN_UV_FAULT         | 3 (lower)       | Refer to STATUS_INPUT                   |                                                                          | NA                                                                                                                                                                                 |
| CML                  | 1 (lower)       | ON                                      |                                                                          | NA                                                                                                                                                                                 |
| VOUT                 | 7 (upper)       | Refer to STATUS_VOUT                    |                                                                          | NA                                                                                                                                                                                 |
| IOUT/POUT            | 6 (upper)       | Refer to STATUS_IOUT                    |                                                                          | NA                                                                                                                                                                                 |
| INPUT                | 5 (upper)       | Refer to STATUS_INPUT                   |                                                                          | NA                                                                                                                                                                                 |
| POWER_GOOD (Negated) | 3 (upper)       | PWOK is deasserted                      |                                                                          | NA                                                                                                                                                                                 |

Table 12-12 PMBus\* STATUS commands summary

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| FANS                           | 2 (upper) | Refer to STATUS_FANS |                          | NA        |
|--------------------------------|-----------|----------------------|--------------------------|-----------|
| STATUS_VOUT                    |           |                      | No PAGE'ing              |           |
| VOUT_OV_FAULT                  | 7         | OFF                  |                          | 1, NA, NA |
| VOUT_UV_FAULT                  | 4         | OFF                  |                          | 1, NA, NA |
| STATUS_IOUT                    |           |                      | No PAGE'ing, 00h,<br>01h |           |
| IOUT_OC_FAULT                  | 7         | OFF                  |                          | 1, 1, 1   |
| IOUT_OC_WARNING                | 5         | ON                   |                          | 1, 1, 0   |
| POUT_OP_FAULT                  | 1         | OFF                  |                          | 1, 1, 1   |
| POUT_OP_WARNING                | 0         | ON                   |                          | 1, 1, 1   |
| STATUS_INPUT                   |           |                      | No PAGE'ing, 00h,<br>01h |           |
| VIN_UV_WARNING                 | 5         | ON                   |                          | 1, 1, 1   |
| VIN_UV_FAULT <sup>1</sup>      | 4         | OFF                  |                          | 1, 1, 0   |
| Unit off for low input voltage | 3         | OFF                  |                          | 1, 1, 1   |
| IIN_OC_WARNING                 | 1         | ON                   |                          | 1, 1, 1   |
| PIN_OP_WARNING                 | 0         | ON                   |                          | 1, 1, 1   |
| STATUS_TEMPERATURE             |           |                      | No PAGE'ing, 00h,<br>01h |           |
| OT_FAULT                       | 7         | OFF                  |                          | 1, 1, 1   |
| OT_WARNING                     | 6         | ON                   |                          | 1, 1, 0   |
| STATUS_FANS_1_2                |           |                      | No PAGE'ing              |           |
| Fan 1 fault <sup>3</sup>       | 7         | OFF                  |                          | 1, NA, NA |
| Fan 1 warning <sup>3</sup>     | 5         | ON                   |                          | 1, NA, NA |

### Notes:

- 1. The Vin Fault bit in STATUS\_INPUT shall get asserted if the input power has dropped below the PSU's operating range for any duration of time, even if the PSU continues to operate normally through a momentary input dropout event.
- 2. 'No PAGE' is the standard STATUS\_ commands accessed directly without using the PAGE\_PLUS commands.
- 3. 3 All fans/rotors in the PSU shall be OR'ed into a single fan status bit for fault and warning conditions.

# 12.1.21 Resetting Status Bits

The STATUS\_ commands shall be reset only by the below methods. If the event is still present that caused the assertion of the status bit, the bit shall stay asserted after clearing.

- Writing a '1' to any given bit location shall reset only that bit of the command.
- Sending a CLEAR\_FAULTS command to the PSU shall reset all STATUS\_bits to '0'. CLEAR\_FAULTS shall clear all STATUS commands at a given PAGE if PAGE command is supported. If the PAGE is set to FFh; all STATUS bits in all PAGEs shall be cleared.
- Cycling input power OFF for 1 second or more then ON shall reset all STATUS\_ bits to '0'.

- Systems with redundant power supplies where only one of the supplies cycle input power ON/OFF; the power cycled PSU shall reset the STATUS\_ bits to '0' only when powered back ON. If the PSU is kept OFF, the STATUS\_ bits shall not be reset.
- Cycling the PSON# signal from de-asserted to asserted shall reset the STATUS\_ bits to '0'. The bits shall be reset only on the assertion of PSON#; not the de-assertion.

**Note:** Exception for Over Current Fault shutdown; By default, PSON# cycling shall NOT reset the over current fault bit or cause the power supply to restart. Only a cycle of the input power shall reset the over current fault bit and allow the PSU to power on again. To configure this behavior the user shall change the proper register in the configuration file described in *Section 12.8.3.3 Main Output Configuration Block.* 

# 12.1.22 Default Limits for Warning and Faults

Warning limits shall be set with enough margin to guarantee no false warnings will occur if PSU operates within the specified requirements, but before the PSU shuts down. Fault limits shall be set at limits equal to or greater than the level at which the PSU shuts down.

## 12.1.23 Resetting to Default Limits

The PSU shall reset the warning and fault limits to default values for the following case.

- Input power cycling
- PSON power cycling

## 12.1.24 Faults and Error Checking

The PSU shall support PEC per the SMBus 2.0 specification.

## 12.1.25 Packet Error Checking

The PSU shall support packet error checking to support error checking and handling.

## 12.1.26 Capability and Inventory Reporting

The following commands shall be supported for discovery of the power supplies capabilities.

| PMBus command  | Value                                                                         | Description                                                                                                      |
|----------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| CAPABILITY     | PEC = supported<br>Bus speed = 400kHz<br>SMBAlert# = supported                | Defines the power supplies PEC support, bus speed,<br>and support of SMBAlert                                    |
|                | Linear formats for all but READ EIN /                                         | Used to determine if the PSU supports a specific command.                                                        |
| QUERY          | READ_EOUT which is Direct                                                     | It should return the proper information about any<br>commands listed in Table 12-23 Summary of PMBus<br>commands |
| PMBUS_REVISION | 0010 0010                                                                     | Used to verify the PMBUS_REVISION the PSU is based on. This shall be set to revision 1.2.                        |
| MFR_TEMP1_MAX  | Trip threshold for the ambient temperature sensor (TEMP1) to assert SMBAlert# | Defines the maximum inlet temperature to generate a warning condition in the STATUS_TEMPERATURE command.         |

### Table 12-13 PMBus PSU capability & inventory commands summary

| MFR_TEMP2_MAX       | Trip threshold for the hot spot temperature sensor (TEMP2) to assert SMBAlert# | Defines the maximum hotspot temperature to generate a warning condition in the STATUS_TEMPERATURE command. |
|---------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| MFR_IOUT_MAX        | Rated output current using the linear format                                   | Defines the maximum rated output current on the 12V rail.                                                  |
| MFR_POUT_MAX        | Rated output power using the linear format                                     | Defines the maximum rated output power of the PSU.                                                         |
| APP_PROFILE_SUPPORT | 05h                                                                            | Defines that the PSU supports this application profile.                                                    |

### 12.1.27 SMBAlert# Signal

The SMBAlert# signal may be asserted by the PSU for any of the supported STATUS events. The events that control SMBAlert# can be masked using the SMBALERT\_MASK command. Default masking is shown in *Section 12.1.29 SMBALERT\_MASK (1Bh)*.

By default, the SMBAlert# signal is asserted for the following cases:

- STATUS\_INPUT (UV Fault bit): input voltage drops below the fault threshold of the PSU for > 2ms.
- 2. STATUS\_IOUT (lout OC Warning bit): Output current exceeds the PSU capability, but PSU has not shutdown.
- 3. STATUS\_TEMPERATURE (OT Warning): Thermal sensor for PS inlet temperature or on a hot spot inside the PSU has exceeded its warning temperature.

| ltem                     | Description                                                                                                                                                                             | PMBus command                        | MIN             | MAX                  |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------|----------------------|
| T <sub>alert_input</sub> | Timing from input voltage dropping to<br>0VAC to SMBAlert# going low                                                                                                                    | STATUS_INPUT<br>UV Fault             |                 | 2 msec               |
| $T_{OC\_Warning}$        | Timing from output over current warning to SMBAlert# going low                                                                                                                          | STATUS_IOUT                          | 10 msec         | 20 msec <sup>1</sup> |
| $T_{OC\_Warning\_latch}$ | Time the PSU holds the SMBAlert# signal<br>asserted after an over current warning<br>event                                                                                              | STATUS_IOUT                          |                 | 30sec                |
| $T_{OC\_pmaxprotection}$ | Timing from output tripping                                                                                                                                                             | None                                 |                 | 20µsec               |
| Tover_temp               | Hot spot temp > warning threshold                                                                                                                                                       | STATUS_TEMPERATURE Over temp warning |                 | 1 sec                |
| $T_{smbalert\_shutdown}$ | Minimum time PSU must continue to<br>operate within voltage regulation limits<br>and PWOK asserted after the SMBAlert#<br>signal has been asserted due to an over<br>temperature event. | NA                                   | 1sec            |                      |
| Tmax_warning             | Hot spot temperature inside the PSU that causes SMBAlert# to assert.                                                                                                                    | MFR_TEMP2_MAX                        | Tmax_continuous | Tshutdown            |

Table 12-14 PSU SMBAlert# timing requirements

### Notes:

- 1. This time must be shorter than the OCP trip delay.
- 2. 2 msec Max Talert\_input only applies to loads higher than 10% of the rated load where SmarRT is meaningful, refer to *Section 12.3 Smart Ride-Through (SmaRT)* for more details.

# 12.1.28 SMBAlert# Operation in Standby Mode

The PSU shall assert the SMBAlert# signal only when the main outputs are ON. SMBAlert# shall stay deasserted when the PSU is in standby mode when any bits in the STATUS commands get asserted.

# 12.1.29 SMBALERT\_MASK (1Bh)

This allows the system to mask events from asserting the SMBAlert# signal and to read back this information from the PSU. SMBALERT\_MASK command can be used with any of the supported STATUS events. The events are masked from asserting SMBAlert# by writing a '1' to the associated STATUS bits. The SMBALERT\_MASK command is used in conjunction with the PAGE\_PLUS command and STATUS\_ commands. It is not supported for masking the Non-PAGE'd STATUS\_ commands. Below are the protocols.



Figure 12-5 PAGE\_PLUS\_READ command

# Writing mask values using PAGE\_PLUS Block Write with PEC



STATUS\_WORD is not used with SMBALERT\_MASK. Only the 'root' event bits are used to control the SMBAlert signal

Figure 12-6 PAGE\_PLUS\_WRITE command

# 12.1.30 Alert Response Address (ARA)

The PSU shall not support ARA. After asserting the SMBAlert# signal, the PSU shall keep its address at its standard address; not change to 18h.

# 12.1.31 Setting and Resetting the SMBAlert# Signal

The SMBAlert# signal shall be asserted whenever any un-masked event has occurred. This is a level detected event. Whenever the event is present SMBAlert# shall be asserted. The SMBAlert# signal shall not de-assert at any time if the event that has caused the assertion is still present.

The SMBAlert# signal shall be cleared and re-armed by the following methods:

- Clearing STATUS bits causing the asserted SMBAlert# signal.
- Power cycling with PSON or with input power
- Masking the event with SMBALERT\_MASK

### 12.1.32 Fan Speed Control

The PSU shall support the PMBus commands to allow the system to control and monitor the PSU's fan.

## 12.1.33 FAN\_CONFIG\_1\_2 (3Ah)

The FAN\_CONFIG\_1\_2 command is used to define the presence of a fan and the method it is controlled (by duty cycle or RPM).

| Bits | Value    | Meaning                       |
|------|----------|-------------------------------|
| 7    | 1        | Fan in position 1             |
| 6    | 0        | Fan 1 commanded in Duty Cycle |
| 5:4  | Not used |                               |
| 3    | 0        | Far or No fan in position 2   |
| 2    | Not used |                               |
| 1:0  | Not used |                               |

### Table 12-15 FAN\_CONFIG\_1\_2 command

## 12.1.34 FAN\_COMMAND\_1 (3Bh)

The system may increase the power supply's fan speed through using the FAN\_COMMAND\_1 command. This command can only increase the power supply's fan speed; it cannot decrease the PSU fan speed below what the PSU commands.

The control is configured to be duty cycle controlled using the linear format of the PMBus protocol. The exponent N is fixed to a value of 0 (N = 0).

## 12.1.35 READ\_FAN\_SPEED\_1 (90h)

The system will read the fan speed by using the READ\_FAN\_SPEED\_1 command. This data shall return the fan speed in the PMBus linear format.

## 12.1.36 PSU Commands Supported For Testing Purposes

The PSU shall support the following (optional but recommended) commands for PSU testing purposes only (such as PMBus test, CLST & SmaRT test).

## 12.1.37 OT\_WARN\_LIMIT (51h)

The PSU shall allow the system to set new values to the warning threshold for the hot spot temperature sensor using the OT\_WARN\_LIMIT command, in degrees Celsius. The two data bytes are formatted in the Linear Data format.

This may be used by the system test FW to simulate an assertion of the SMBAlert# signal due to a temperature warning event. This value shall be reset to the default value with any input power cycle or PSON power cycle.

# 12.1.38 IOUT\_OC\_WARN\_LIMIT(4Ah)

The IOUT\_OC\_WARN\_LIMIT command sets the value of the output current that causes an output overcurrent warning. The two data bytes are formatted in the Linear Data format. This may be used by the system test FW to simulate an assertion of the SMBAlert# signal due to an over-current warning event.

### 12.1.39 Modification to 10.2.6 and 10.3 of PMBus Part II revision 1.2

Some changes/clarifications to the PMBus revision 1.2 specification as stated in this section to allow compatibility with server systems.

### 12.1.40 PMBUS\_REVISION

This is a correction to the table in the PMBus part II specification regarding the PMBUS\_REVISION command.

| Bits [7:4] | Part I revision | Bits [3:0] | Part II Revision |
|------------|-----------------|------------|------------------|
| 0000       | 1.0             | 0000       | 1.0              |
| 0001       | 1.1             | 0001       | 1.1              |
| 0010       | 1.2             | 0010       | 1.2              |

Table 12-16 PMBUS\_REVISION command

## 12.1.41 Continuous Assertion After Clearing If Condition Is Still Present

If the warning or fault condition is present when a bit is cleared, the bit and associated SMABLERT# signal stays asserted with no momentary transition to a de-asserted state.

## 12.1.42 Conceptual View of How Status Bits and SMBAlert# Work

*Figure 12-7* and *Figure 12-8* show conceptual schematics of how the status bits and SMBALERT# are to function. When a warning or fault event is detected, a latch is set. The output of this latch becomes the status bit in the lower level status register (such as STATUS\_INPUT). The latch output is OR'ed with other status bits in this command to create the corresponding bit in STATUS\_BYTE or STATUS\_WORD. The output of the latch is also used to drive the SMBALERT# circuitry. The output of the latch passed through a gate controlled by the corresponding SMBALERT\_MASK bit. If this bit is set, the output of the latch is blocked from driving the SMBALERT# circuit. If the SMBALERT\_MASK bit is cleared, the latch output is allowed to pass and drive the SMBALERT# circuit. When the SMBALERT# signal remains asserted until it is cleared. Note the behavior of the latch output and the SMBALERT\_MASK. If the latch output is set, and the SMBALERT\_MASK bit is changed from set to clear, the latch output is passed to the SMBALERT# circuit and will cause the SMBALERT# signal to assert. If this is not desired, the latch must be cleared before clearing the SMBALERT# segister. It can also be cleared with the CLEAR\_FAULTS command.

Commands to clear a bit are gated by the PAGE command. CLEAR\_FAULTS can be made to clear all faults on all pages by setting the page command to FFh. Conceptually the bit clearing commands act as pulses, driving the reset pin on the latch only momentarily. This means that if the event is ongoing (the event detector is still active) the output latch will stay asserted (1). This will cause the SMBALERT# to also stay asserted (or stay low) if the event is ongoing and the SMBALERT\_MASK bit is not set. This also means that a host won't be able to see the status bit get cleared. If a host sends the command to clear a status bit and then reads the bit as set, it should interpret that to mean that the event is still happening.



Figure 12-7 Conceptual Schematic of STATUS bits and SMBAlert# for commands that support PAGE\_PLUS\_



Figure 12-8 Conceptual schematic of STATUS bits and SMBAlert# without PAGE\_PLUS\_

## 12.1.43 MFR\_MAX\_IOUT\_CAPABILITY (F1h)

The PSU shall provide the Current levels which it can support along with their durations for the system to read using a Block Read command with a length of 14 bytes + PEC. The contents of each field are described in the following table.



### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| Field name               | Size (Bytes) | Magnitude |
|--------------------------|--------------|-----------|
| Irating (PL1)            | 2            | Amperes   |
| lpeak (PL2)              | 2            | Amperes   |
| Ipeak (PL2) duration     | 2            | ms        |
| Ipeak.pl3 (PL3)          | 2            | Amperes   |
| Ipeak.pl3 (PL3) duration | 2            | ms        |
| Ipeak.pl4 (PL4)          | 2            | Amperes   |
| Ipeak.pl4 (PL4) duration | 2            | us        |



Figure 12-9 MFR\_MAX\_IOUT\_CAPABILITY command

### 12.1.44 IIN\_OC\_WARN\_LIMIT (5Dh)

The register is used to program the input current warning limit. It uses block write-read protocol. Please refer to each design specification for the detailed values.

| Input OCW (5Dh) |                      |            |  |  |
|-----------------|----------------------|------------|--|--|
| Byte            | Definition           | Comments   |  |  |
| 0               | Input OCW            | Read/Write |  |  |
| 1               | (Programmed value)   |            |  |  |
| 2               | Input OCW            | Read only  |  |  |
| 3               | (current PS setting) |            |  |  |
| 4               | Input OCW maximum    | Read only  |  |  |
| 5               | (current PS setting) |            |  |  |
| 6               | Input OCW minimum    | Read only  |  |  |
| 7               | (current PS setting) |            |  |  |

### Table 12-18 IIN\_OC\_WARN\_LIMIT (5Dh) Command definition

### Notes:

- 1. Definitions.
  - a. **Input OCW (programmed value):** The initial value is the Input OCW maximum default value after the power supply has established its line status. Afterwards, if the OCW set point is programmed to a different value, the new value will be retained.
  - b. **Input OCW (current PS setting):** This value in most cases will be the same value as item #a above. The only exception would be if a line status (the actual operational voltage after 500mS) change occurred and the programmed value is now outside of the new range for that line condition. In that case, either the minimum or the maximum value of the new range will be set.
  - c. Input OCW maximum: This item is the maximum allowable programmed value which corresponds to the operational line voltage condition. The maximum over current value is called out in the parametric electrical specification which is typically at ≤95Vac, ≤197.5Vac, ≥192Vdc or ≥40Vdc.

- d. **Input OCW minimum:** This item is the minimum allowable programmed value which corresponds to the operational line voltage condition. The minimum set point is the greater of 25% of the Input OCW maximum or 1A.
- 2. If no line status has been determined, for example the power supply was installed into a redundant system, and no input power has been applied, the power supply will ACK the command and respond with FF's.
- 3. The initial setting of the default values will occur after the line status has been established and prior to asserting VINOK.
- 4. The Input OCW ranges will be set as a function of the line status algorithm. Once the line status has been established the Input OCWs default value ranges (Input OCW Maximum and Minimum) will be latched. The only time these values can change is if one of the conditions as called out in the line status is met.
- 5. The average window is as defined in the design specification of the PSU.
- 6. Hysteresis for deserting the OCW setting is as defined in the main body of the Design Specification.
- 7. If the program value is outside the specified range: For values above the maximum OCW the power supply will set the OCW to the specified maximum value; For values below the minimum OCW the power supply will set the OCW to its minimum value. No CML bit is to be set.
- 8. Flow chart definitions:
  - a. Line Condition: Is the current line voltage (real time) that is being applied to the power supply
  - b. Line Status: This is the current line status of the power supply as called out in the Line Status register described in *Section 12.1.45 MFR\_LINE\_STATUS (E0h)*. The line status and line condition are usually in alignment with each other but there are conditions when they will not be aligned. A good example would be with a non-split rated power supply where the line status is set as a high line power supply but is operating under a low line condition.
- 9. Input OCW flow chart



Figure 12-10 Input OCW flowchart

- a. **Line Status:** This is the operational line condition of the power supply as called out in the Line Status Register described in *Section 12.1.45 MFR\_LINE\_STATUS (E0h)*.
- b. Line Condition (real time input voltage)
  - i. Maximum Line Condition: is defined as the operational voltage range for the input OCW maximum setting. For example, a power supply may have two input over current maximum settings when operating at as a high line power supply: Input Voltages  $\leq$ 197.5V and Input Voltages  $\geq$  197.5V.
  - ii. Minimum Line Condition: The minimum Input OCW for a line condition, unlike the maximum setting for line condition, is a fixed value as called out in the electrical parametric specification for the operational line status.

### 12.1.44.1 High Line Voltage Excursion

*Figure 12-11* shows the expected behavior of the power supply when operating as a high line power supply and the "Input OCW has been unmasked". Typically, there will be two different maximum input current default values for the high line power supply as a function of its operating voltage. Once the input voltage has transition from one state to the other, a 500mS timer is initiated. If after 500mS the input voltage remains at its new state, the input current OCW setting will default to the new value of that state. The only exception in this example is if the input OCW was set at a lower value than the default state value. For example, in this example, if the programmed value was set at 7A there would be no change in the input OCW setpoint. The Input OCW will always be the lower of the maximum default value for the high line condition or the programed setting.



Figure 12-11 High line voltage excursion representation

### 12.1.44.2 High Line to Low Line Status Change

*Figure 12-12* shows the expected behavior when a high line power supply transitions to a low line power supply. Once the voltage drops into the low line state a 10-second timer (reference the line status section for line status behavior within this specification) is initiated by the power supply to inform the system of its new input voltage condition. It is up to the system whether it allows the power supply to proceed with

the change to its new low line condition or leaves it as a high line power supply. Once the system informs the power supply to proceed to change its line status state the power supply changes its line status and sets the Input OCW setting to its new default condition for that line voltage.



Figure 12-12 High line to low line status change representation

### 12.1.44.3 Low Line Voltage Excursion

*Figure 12-13* shows the expected behavior of the power supply when operating as a low line power supply and the "Input OCW has been unmasked". Typically, there will be two different maximum input current default values for the low line power supply as a function of its operating voltage. Once the input voltage has transition from one state to the other, a 500mS timer is initiated. If after 500mS the input voltage remains at its new state, the input current OCW setting will default to the new value of that state. The only exception in this example is if the input OCW was set at a lower value than the default state value. For example, in this example, if the programmed value was set at 10A there would be no change in the input OCW setpoint. The Input OCW will always be the lower of the maximum default value for the low line condition or the programed setting.



*Figure 12-13 Low line voltage excursion representation* 

### 12.1.44.4 Low Line to High Line Status Change

*Figure 12-14* shows the expected behavior when a low line power supply transitions to a high line power supply. Once the voltage increases into the high line state a 10-second timer (reference the line status section for line status behavior within this specification) is initiated by the power supply to inform the system of its new input voltage condition. It is up to the system whether it allows the power supply to proceed with the change to its new low line condition or leaves it as a low line power supply. Once the system informs the power supply to proceed to change its line status state the power supply changes its line status and sets the Input OCW setting to its new default condition for that line voltage.

For "Input OCW has been unmasked", when a PSU with low line status and its input voltage is 100Vac as an example, the current PS setting should be the " $_{lin_OCW}$  for V<sub>in</sub>  $\geq$ 95Vac". When the input voltage is changed to 200Vac, the current PS setting should still be the " $_{lin_OCW}$  for Vin  $\geq$ 95Vac". It will adjust to " $_{lin_OCW}$ for V<sub>in</sub>  $\geq$  197.5Vac" only when the line status is allowed to change to a high line status. It means there are only two line conditions (one is V<sub>in</sub>  $\geq$ 95Vac and the other one is V<sub>in</sub> <95Vac) for a low line status PSU.

IIN\_OC\_WARNING can only be cleared if next averaging window of the input current is below threshold.



Figure 12-14 Low line to high line status change representation

# 12.1.45 MFR\_LINE\_STATUS (E0h)

This contains the power input line status and the power input line source type that PSU supports. At the initial start-up, prior to turning on the main output, PWOK is low, and the bulk is greater than 100V, the power supply will determine its input type. There are several types of PSUs which is defined as below.

- Dual wattage PSU: PSU has different output wattage depending on input voltage.
- Wide ranged PSU: PSU supports full range of input without turning off.
- Telecom PSU: PSU supports Telecom input 48 Vdc.
- Extended High Line AC/High Line DC Mixed-mode PSU.

# 12.1.45.1 Mixed mode Input PSU (including dual wattage and wide ranged PSUs)

# 12.1.45.1.1 Initial Line

When PSU first initial the input before its bulk voltage reaches 100Vdc, the MFR\_LINE\_STATUS shall report depending on PSU type as one of the following:

- "0001b" "No Power Input for wide-range AC PSU", or
- "0101b" "No Power Input for extended wide-range AC", or
- "1000b" "No Power Input for wide-range AC/low line DC mixed-mode PSU", or
- "1001b" "No Power Input for high line only AC", or

• "1011b" – "No Power Input for extended wide-range AC/wide-range DC mixed-mode PSU"

In addition, all power settings will default to the high line settings (e.g. input power, output power, OCW threshold, and etc.). When the input voltage is applied, and the bulk voltage reaches 100Vdc, the PSU starts the process of evaluating the input. When five consecutive AC cycles read the same voltage, or a DC steady voltage is present for more than 100ms the PSU will declare itself one of the following:

- "0000b" "Low line, 50Hz, AC Detected", or
- "0010b" "High line, 50Hz, AC Detected", or
- "0100b" "Low line, 60Hz, AC Detected", or
- "0110b" "High line, 60Hz, AC Detected", or
- "1100b" "Low line DC, DC detected", or
- "1010b" "High line DC, DC detected", or
- "1101b" "Extended high-line 50Hz, AC Detected", or
- "1110b" "Extended high-line 60Hz, AC Detected"

Once the above settings have been determined, the power supply will latch the operational settings and not change its operational state during the PSU operation. If AC input, the frequency will not change from initial determination. The initial assessments will only be re-evaluated by the power supply under the following conditions:

- The secondary MCU resets due to the loss of input voltage and internal bias (not-redundantly powered) or
- The system issues a request to re-evaluate the line status. (MFR\_LINE\_STATUS(0xE0)[7]==1b)
- The PSU is reset due to programming.
- Secondary Bias Lost.

For AC voltage operation, a power supply will declare itself as a low-line power supply for input voltage that meets the minimum turn on voltage (84-90Vac) up to the high-line operation declared voltage (160Vac +/-5V).

For example: if a dual wattage power supply's high-line declared set point is 158Vac and the input voltage is 157Vac the power supply would declare itself as a low-line power supply. In the case when the line voltage falls between the high-line declared voltage (160Vac +/-5V) and the minimum high-line turn-off voltage, the dual wattage power supply will declare itself as a high-line power supply but remain off due to low voltage input for high-line operation. When power supply remains off, the STATUS\_INPUT (0x7C) shall show "Unit Off for Low Input Voltage".

In the case where the line voltage is above the minimum high-line turn-on threshold, the power supply shall declare itself as a high-line power supply and is ready to operate as a high-line power supply over the range of the high-line turn off voltage to 264Vac once PSON# has been enabled.

For a wide range power supplier, it will declare high-line power supplier as long as the line voltage over high line declared voltage (160Vac +/-5V). The wide range power supplier will always remain on if input voltage meets the low-line minimum turn on voltage (84-90Vac).

For DC voltage operation, a power supply will declare itself as a DC low-line power supply for input voltage that meets the minimum turn on voltage (180Vdc). If power supplier supports DC high-line, and input voltage meets 328Vdc, it shall declare voltage to DC high-line.

If input voltage meets the turn-on threshold as description above, the VINOK signal shall be asserted.

# 12.1.45.1.2 Pre-Set

If initial line is done and line status is latched, the power supply shall continue to monitor the line voltage to re-assess whether or not the current line status for the power supply has changed under the conditions: The input voltage has changed to meet a different line status condition.

The behavior shall follow the "Pre-set Block" in the flowchart. If there is any status change and PSU is in mismatched mode, power supply shall notify system with bit-4 of STATUS\_MFR\_SPECIFIC (0x80) and bit-4 of High byte STATUS\_WORD (0x79). Power supply shall depend on the bit-7 of MFR\_LINE\_STATUST (0xE0h) which is set by system to update the MFR\_LINE\_STATUS and related parameters (e.g. power ratings, OCW settings, and etc.). If the bit-7 of MFR\_LINE\_STATUST (0xE0h) is not set, power shall keep previous settings without changing. The detail is in "Notify Task Block" in *Figure 12-18 MFR\_LINE\_STATUS Notify task flow diagram*.

For wide range PSU, there are different behaviors depending on the mask of input OCW. If the input OCW is unmasked, the behavior shall be the same as dual wattage PSU. If the input OCW is masked, PSU shall not check mismatch mode, and directly notify the system with bit-4 of STATUS\_MFR\_SPECIFIC (0x80) and bit-4 of High byte STATUS\_WORD (0x79).

# 12.1.45.2 Telecom Power Supply

When PSU first initial the input before its bulk voltage reaches 100Vdc, the MFR\_LINE\_STATUS shall report "0011b"— "No Power Input for Telecom DC PSU". When the input voltage is applied, and the bulk voltage reaches 100Vdc, the PSU starts the process of evaluating the input. A DC steady voltage is present for more than 100ms the PSU will declare itself as "0111b"— "Input is Telecom DC". The detail is in the Telecom PSU in *Figure 12-19 MFR\_LINE\_STATUS Telecom flow diagram*.

# 12.1.45.3 Extended High Line AC/High Line DC Mixed-mode PSU

When PSU first initial the input before its bulk voltage reaches 100Vdc, the MFR\_LINE\_STATUS shall report "1011b"— "No Power Input for extended wide-range AC/wide-range DC mixed-mode PSU, or No Power Input for extended high AC/high line DC mixed-mode PSU". When the input voltage is applied, and the bulk voltage reaches 100Vdc, the PSU starts the process of evaluating the input. An input steady voltage is present for more than 100ms the PSU will declare itself as:

"1101b" – "Extended high-line 50Hz, AC Detected", or "1110b" – "Extended high-line 60Hz, AC Detected", or

• "1010b" – "High line DC, DC Detected".

The detail is in the PSU Page of the flowchart.

| D8h  | LINE_STATUS        |       |                                                                                                                                                    |                                                                                    |                 |
|------|--------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------|
| Bits | Name               | Value | Description                                                                                                                                        | Note                                                                               |                 |
| _    |                    | 1     | PSU is able to update LINE_STATUS                                                                                                                  |                                                                                    |                 |
| 7    | CHANGE_LINE_STATUS | 0     | LINE_STATUS has been updated by PSU                                                                                                                | Read/Write                                                                         |                 |
| 6:4  | Reserved           | 0000  | Reserved                                                                                                                                           |                                                                                    |                 |
|      |                    | 0000  | Low line, 50Hz, AC Detected                                                                                                                        | See Table 12-20                                                                    |                 |
|      |                    | 0001  | No Power Input for wide-range AC PSU                                                                                                               | Identifies unpowered unit as a<br>wide-range AC type, See Table<br>12-21           |                 |
|      |                    | 0010  | High line, 50Hz, AC Detected                                                                                                                       |                                                                                    |                 |
|      |                    | 0011  | No Power Input for Telecom DC PSU                                                                                                                  | Identifies unpowered unit as a Telecom DC type, See Table 12-21                    |                 |
|      |                    | 0100  | Low line, 60Hz, AC Detected                                                                                                                        | See Table 12-20                                                                    |                 |
|      | LINE_STATUS        | 0101  | No Power Input for extended wide-range AC                                                                                                          | Identifies unpowered unit as an<br>extended wide-range AC type, See<br>Table 12-21 |                 |
|      |                    |       | 0110                                                                                                                                               | High line, 60Hz, AC Detected                                                       | See Table 12-20 |
| 2.0  |                    | 0111  | Input is Telecom DC                                                                                                                                | See Table 12-20                                                                    |                 |
| 3:0  |                    | 1000  | No Power Input for wide-range AC/low-line<br>DC mixed-mode PSU                                                                                     | Identifies unpowered unit as a mixed type, See Table 12-21                         |                 |
|      |                    | 1001  | No Power Input for high line only AC PSU                                                                                                           | Identifies unpowered unit as a high line only AC, See Table 12-21                  |                 |
|      |                    | 1010  | High line DC, DC Detected                                                                                                                          | See Table 12-20                                                                    |                 |
|      |                    | 1011  | No Power Input for extended wide-range<br>AC/wide-range DC mixed-mode PSU<br>Or No Power Input for extended high AC/high<br>line DC mixed-mode PSU | Identifies unpowered unit as a mixed type, See Table 12-21                         |                 |
|      |                    | 1100  | Low line DC, DC Detected                                                                                                                           | See Table 12-20                                                                    |                 |
|      |                    | 1101  | Extended high-line 50Hz, AC Detected                                                                                                               | See Table 12-20                                                                    |                 |
|      |                    | 1110  | Extended high-line 60Hz, AC Detected                                                                                                               | See Table 12-20                                                                    |                 |
|      |                    | 1111  | Reserved                                                                                                                                           |                                                                                    |                 |

#### Notes:

- The PSU initialized values for 'No Power Input for wide range AC', 'No Power Input for extended wide range AC', 'No Power Input for Telecom DC' and 'No Power Input for widerange AC/low-line DC mixed-mode PSU' and 'No Power Input for extended wide-range AC/wide-range DC mixed-mode PSU' eases the board management controller's determination of type and edibility for system incorporation prior to the unit's line cord insertion.
- 2. Change\_Line\_Status is a command from the system to the power supply to change its line status and power ratings based upon a recent change in input line voltage. An example would be if the power supply originally came up as a low line power supply operating on

a 115Vac input line that eventually changed to 230Vac. Since the power capabilities at high line would allow the power supply to deliver more power to the system the system would write to bit-7 to inform the power supply to proceed to change its line status and all associated power settings to the new higher power ratings. The dual wattage power supply can only update its power capabilities using this command when the power supply is in an OFF condition: PWOK is de-asserted, and the power supply has set bit-2 of the STATUS\_MFR\_SPECIFIC register. Once the line status and power capabilities have been changed, the power supply will reset bit-4 of the STATUS\_MFR\_SPECregister followed by resetting the Change\_Line\_Status. For wide range PSU and Input\_OCW bit is masked, it can switch immediately once system writes 1 to Change\_Line\_Status without waiting for OFF condition.

- 3. Only bit 7 is a read/write bit while bits 0-6 are read only bits. Therefore, any value written to bits 0-6 will be ignored by the power supply.
- 4. If PSU started up into high line 230Vac, then AC changed to 120Vac, PSU should raise up bit 4 in STATUS\_MFR\_SPECIFIC and bit 4 in STATUS\_WORD.

|          | Power Input Type      | Nominal Voltage | PSU Operational<br>Voltage range | Representative Voltave<br>Range in MFR LINE STATUS |
|----------|-----------------------|-----------------|----------------------------------|----------------------------------------------------|
|          | Telecom DC            | -48VDC          |                                  | 36VDC to 72VDC                                     |
| DC input | Low Line DC           | 240VDC          |                                  | 192-328VDC                                         |
|          | High Line DC          | 380VDC          | Defined in the                   | >328VDC                                            |
|          | Low Line AC           | 100-120VAC      | design specification             | 90VAC High line turn ON                            |
| AC input | High Line AC          | 200-240VDC      |                                  | High Line Turn ON 264VAC                           |
|          | Extended High Line AC | 277VAC          |                                  | Refer to design specification                      |

#### Table 12-21 PSU AC/DC Supporting type definition

| PSU AC/DC Supporting Type | Nominal Voltage | PSU Operational Voltage Range          |  |
|---------------------------|-----------------|----------------------------------------|--|
| Wide Range AC             | 100-240Vac      | Defined in the design                  |  |
| Extended Wide Range AC    | 100-277Vac      | Defined in the design<br>specification |  |
| Wide Range DC             | 240-380Vdc      | specification                          |  |

12.1.45.4 Flow Charts



Figure 12-15 MFR\_LINE\_STATUS Main page flow diagram



Figure 12-16 MFR\_LINE\_STATUS Initial line flow diagram



Figure 12-17 MFR\_LINE\_STATUS Preset flow diagram



Figure 12-18 MFR\_LINE\_STATUS Notify task flow diagram

# Telecom PSU



Figure 12-19 MFR\_LINE\_STATUS Telecom flow diagram

# 12.1.46 MFR\_SYSTEM\_LED\_CNTL (E1h)

The system shall be able to override the blinking pattern of the power supply's LED by writing to the MFR\_SYSTEM\_LED\_CNTL (E1h) command with the selected pattern value. If the system wants to return the control of the LED to the power supply, then it needs to write the value 0x0007.

| Parameter             | Bitfield | Options                    | Comments           |
|-----------------------|----------|----------------------------|--------------------|
| Style                 | [2:0]    | 0 = LED OFF                |                    |
|                       |          | 1 = LED ON                 |                    |
|                       |          | 2 = Blinking               |                    |
|                       |          | 3 = Blink N times then OFF |                    |
|                       |          | 4 = Blink N times then ON  |                    |
|                       |          | 5 = PWM                    |                    |
|                       |          | 6 = Reserved               |                    |
|                       |          | 7 = PSU controlled LED     |                    |
| Color                 | [5:3]    | 0 = OFF                    |                    |
|                       |          | 1 = GREEN                  |                    |
|                       |          | 2 = AMBER                  |                    |
|                       |          | 3 to 7 = Reserved          |                    |
| Flashing Times        | [8:6]    | 0 = Zero time              |                    |
|                       |          | 1 = One time               |                    |
|                       |          | 2 = Two times              |                    |
|                       |          | 3 = Three times            |                    |
|                       |          | 4 = Four times             |                    |
|                       |          | 5 = Five times             |                    |
|                       |          | 6 = Six times              |                    |
|                       |          | 7 = Seven times            |                    |
| Frequency             | [11-9]   | 0 = 0.5 Hz                 |                    |
|                       |          | 1 = 1 Hz                   |                    |
|                       |          | 2 = 2 Hz                   |                    |
|                       |          | 3 = 3 Hz                   |                    |
|                       |          | 4 = 4 Hz                   |                    |
|                       |          | 5 = 5 Hz                   |                    |
|                       |          | 6 = 6 Hz                   |                    |
|                       |          | 7 = 7 Hz                   |                    |
| PWM T <sub>High</sub> | [13:12]  | 0 = 250 ms                 | Time in high state |
|                       |          | 1 = 1000 ms                |                    |
|                       |          | 2 = 2000 ms                |                    |
|                       |          | 3 = 3000 ms                |                    |
| PWM T <sub>Low</sub>  | [15:14]  | 0 = 250 ms                 | Time in low state  |
|                       |          | 1 = 1000 ms                |                    |
|                       |          | 2 = 2000 ms                |                    |
|                       |          | 3 = 3000 ms                |                    |

Table 12-22 MFR\_SYSTEM\_LED\_CNTL (E1h) command bitfield definition

#### Notes:

5. The default value at boot time for MFR\_SYSTEM\_LED\_CNTL shall be 0x0007, meaning power supply controlled LED.

# 12.1.47 Summary of PMBus commands

| Code | Pages | Command                                                                                         | SMBus Transaction Type<br>Status bit mapping                                    |
|------|-------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| 00h  |       | PAGE                                                                                            |                                                                                 |
| 01h  |       | OPERATION                                                                                       |                                                                                 |
| 02h  |       | ON_OFF_CONFIG                                                                                   |                                                                                 |
| 03h  | NA    | CLEAR_FAULTS                                                                                    | Send Byte w/PEC                                                                 |
| 05h  | NA    | PAGE_PLUS_WRITE (used with<br>STATUS_WORD, STATUS_IOUT,<br>STATUS_INPUT,<br>STATUS_TEMPERATURE) | Block Write w/PEC<br>Used with STATUS_INPUT, STATUS_TEMPERATURE,<br>STATUS_IOUT |
| 06h  | NA    | PAGE_PLUS_READ (used with<br>STATUS_WORD, STATUS_IOUT,                                          | Write Block Read Block Process Call w/PEC                                       |

#### Table 12-23 Summary of PMBus commands

|     |    | STATUS_INPUT,                                                                 | Used with STATUS_INPUT, STATUS_TEMPERATURE,                               |
|-----|----|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|     |    | STATUS_TEMPERATURE)                                                           | STATUS_IOUT, STATUS_WORD                                                  |
| 10h |    | WRITE_PROTECT                                                                 |                                                                           |
| 11h |    | STORE_DEFAULT_ALL                                                             |                                                                           |
| 12h |    | RESTORE_DEFAULT_ALL                                                           |                                                                           |
| 15h |    | STORE_USER_ALL                                                                |                                                                           |
| 16h |    | RESTORE_USER_ALL                                                              |                                                                           |
| 19h | NA | CAPABILITY                                                                    | Read Byte w/PEC                                                           |
| 1Ah | NA | QUERY (used with any command)                                                 | Block Write Block Read Process Call w/ PEC                                |
| 1Bh | NA | SMBALERT_MASK (used with<br>STATUS_INPUT, STATUS_TEMPERATURE,<br>STATUS_IOUT) | Reading: Write Block Read Block Process Call w/PEC<br>Writing: Write Word |
| 20h |    | VOUT_MODE                                                                     |                                                                           |
| 21h |    | VOUT_COMMAND                                                                  |                                                                           |
| 22h |    | VOUT_TRIM                                                                     |                                                                           |
| 24h |    | VOUT_MAX                                                                      |                                                                           |
| 25h |    | VOUT_MARGIN_HIGH                                                              |                                                                           |
| 26h |    | VOUT_MARGIN_LOW                                                               |                                                                           |
| 27h |    | VOUT_TRANSITION_RATE                                                          |                                                                           |
| 28h |    | VOUT_DROOP                                                                    |                                                                           |
| 29h |    | VOUT_SCALE_LOOP                                                               |                                                                           |
| 2Ah |    | VOUT_SCALE_MONITOR                                                            |                                                                           |
| 30h | NA | COEFFICIENT (used with READ_EIN)                                              | Block Write Block Read Process Call w/PEC                                 |
| 33h |    | FREQUENCY_SWITCH                                                              |                                                                           |
| 35h |    | VIN_ON                                                                        |                                                                           |
| 36h |    | VIN_OFF                                                                       |                                                                           |
| 38h |    | IOUT_CAL_GAIN                                                                 |                                                                           |
| 39h |    | IOUT_CAL_OFFSET                                                               |                                                                           |
| 3Ah | NA | FAN_CONFIG_1_2                                                                |                                                                           |
| 3Bh | NA | FAN_COMMAND_1                                                                 |                                                                           |
| 40h |    | VOUT_OV_FAULT_LIMIT                                                           |                                                                           |
| 41h |    | VOUT_OV_FAULT_RESPONSE                                                        |                                                                           |
| 42h |    | VOUT_OV_WARN_LIMIT                                                            |                                                                           |
| 43h |    | VOUT_UV_WARN_LIMIT                                                            |                                                                           |
| 44h |    | VOUT_UV_FAULT_LIMIT                                                           |                                                                           |
| 45h |    | VOUT_UV_FAULT_RESPONSE                                                        |                                                                           |
| 46h |    | IOUT_OC_FAULT_LIMIT                                                           |                                                                           |
| 47h |    | IOUT_OC_FAULT_RESPONSE                                                        |                                                                           |
| 4Ah | NA | IOUT_OC_WARN_LIMIT                                                            | Write Word / Read Word w/PEC                                              |
| 4Fh |    | OT FAULT LIMIT                                                                |                                                                           |
| 50h |    | OT_FAULT_RESPONSE                                                             |                                                                           |
| 51h | NA | OT_WARN_LIMIT (used to support<br>testing CLST)                               | Write word w/PEC                                                          |
| 55h |    | VIN_OV_FAULT_LIMIT                                                            |                                                                           |
| 56h |    | VIN_OV_FAULT_RESPONSE                                                         |                                                                           |
| 57h |    | VIN_OV_WARN_LIMIT                                                             |                                                                           |

| 58h           |            | VIN_UV_WARN_LIMIT                           |                                  |
|---------------|------------|---------------------------------------------|----------------------------------|
| 59h           |            | VIN_UV_FAULT_LIMIT                          |                                  |
| 5Ah           |            | VIN_UV_FAULT_RESPONSE                       |                                  |
| 5Dh           |            | IIN_OC_WARN_LIMIT                           | Write Block / Read Block         |
| 6Bh           |            | PIN_OP_WARN_LIMIT                           |                                  |
|               |            |                                             |                                  |
| <br>78h       |            | STATUS_BYTE                                 |                                  |
| 79h           | 00h, 01h   | STATUS_WORD                                 | Read Word w/PEC                  |
| (Low) 6       | 0011, 0111 | OFF                                         | PS off                           |
| 4             |            | IOUT_OC                                     | Indeterminate (Use STATUS_IOUT)  |
| 2             |            | TEMPERATURE                                 | Indeterminate (Use STATUS_IGUT)  |
| 3             |            | VIN_UV                                      | Indeterminate (Use STATUS_INPUT) |
| 1             |            | CML                                         |                                  |
|               |            | VOUT                                        | Failure                          |
| (High) 7<br>6 |            | IOUT/POUT                                   | Indeterminate (Use STATUS_IOUT)  |
|               |            |                                             |                                  |
| 5             |            | INPUT                                       | Indeterminate (Use STATUS_INPUT) |
| 4             |            | MFR_SPECIFIC (Incompatible Power<br>Supply) |                                  |
| 3             |            | POWER_GOOD#                                 |                                  |
| 2             |            | FANS                                        | Indeterminate (Use STATUS_FANS)  |
| 7Ah           | NA         | STATUS_VOUT                                 | Read Byte w/PEC                  |
| 7             |            | VOUT_OV_FAULT                               | Failure                          |
| 4             |            | VOUT_UV_FAULT                               | Predictive failure               |
| 7Bh           | 00h, 01h   | STATUS_IOUT                                 | Read Byte w/PEC                  |
| 7             |            | lout OC fault                               | Failure                          |
| 5             |            | lout OC warning                             | Predictive failure               |
| 1             |            | Pout OP fault                               | Failure                          |
| 0             |            | Pout OP warning                             | Predictive failure               |
| 7Ch           | 00h, 01h   | STATUS_INPUT                                | Read Byte w/PEC                  |
| 5             |            | Vin UV warning                              | Predictive failure               |
| 4             |            | Vin UV fault                                | AC Loss                          |
| 3             |            | Unit off for insufficient input             | AC Loss                          |
| 1             |            | lin over current warning                    | Predictive failure               |
| 0             |            | Pin over power warning                      | Predictive failure               |
| 7Dh           | 00h, 01h   | STATUS_TEMPERATURE                          | Read Byte w/PEC                  |
| 7             |            | OT fault                                    | Fault                            |
| 6             |            | OT warning                                  | Predictive fault                 |
| 81h           | 00h        | STATUS_FANS_1_2                             | Read Byte w/PEC                  |
| 7             |            | Fan 1 fault                                 | Failure                          |
| 6             |            | Fan 2 fault                                 | Failure                          |
| 5             |            | Fan 1 warning                               | Predictive failure               |
| 4             |            | Fan 2 warning                               | Predictive failure               |
| 7Eh           |            | STATUS_CML                                  |                                  |
| 7Fh           |            | STATUS_OTHER                                |                                  |
| 80h           |            | STATUS_MFR_SPECIFIC                         |                                  |

| 81h |    | STATUS_FANS_1_2               |                   |
|-----|----|-------------------------------|-------------------|
|     |    |                               |                   |
| 86h | NA | READ_EIN                      | Block Read w/ PEC |
| 87h | NA | READ_EOUT                     | Block Read w/ PEC |
| 88h |    | READ_VIN                      |                   |
| 89h |    | READ_IIN                      |                   |
| 8Ah |    | READ_VCAP                     |                   |
| 8Bh |    | READ_VOUT                     |                   |
| 8Ch | NA | READ_IOUT                     | Read Word w/PEC   |
| 8Dh | NA | READ_TEMPERATURE_1 (Ambient)  | Read Word w/PEC   |
| 8Eh | NA | READ_TEMPERATURE_2 (Hot Spot) | Read Word w/PEC   |
| 8Fh |    | READ_TEMPERATURE_3            |                   |
| 90h | NA | READ_FAN_SPEED_1              | Read Word w/PEC   |
| 91h |    | READ_FAN_SPEED_2              |                   |
| 94h |    | READ_DUTTY_CYCLE              |                   |
| 96h |    | READ_POUT                     |                   |
| 97h | NA | READ_PIN                      | Read Word w/PEC   |
| 98h | NA | PMBUS_REVISION                | Read Byte w/PEC   |
| 99h |    | MFR_ID                        |                   |
| 9Ah | NA | <br>MFR_MODEL                 | Block Read        |
| 9Bh | NA | <br>MFR_REVISION              | Block Read        |
| 9Ch |    | <br>MFR_LOCATION              |                   |
| 9Dh |    | <br>MFR_DATE                  |                   |
| 9Eh |    | MFR_SERIAL                    |                   |
| 9Fh | NA | APP_PROFILE_SUPPORT           | Read Byte w/PEC   |
| A0h |    | MFR_VIN_MIN                   |                   |
| A1h |    | MFR_VIN_MAX                   |                   |
| A2h |    | MFR_IIN_MAX                   |                   |
| A3h |    | MFR_PIN_MAX                   |                   |
| A4h |    | MFR_VOUT_MIN                  |                   |
| A5h |    | MFR_VOUT_MAX                  |                   |
| A6h | NA | MFR_IOUT_MAX                  | Read Word w/PEC   |
| A7h | NA | MFR_POUT_MAX                  | Read Word w/PEC   |
| A8h |    | MFR_TAMBIENT_MAX              |                   |
| A9h |    | MFR_TAMBIENT_MIN              |                   |
| ADh |    | IC_DEVICE_ID                  |                   |
| AEh |    | IC_DEVICE_REV                 |                   |
| B0h |    | USER_DATA_00                  |                   |
| B1h |    | USER_DATA_01                  |                   |
| B2h |    | USER_DATA_02                  |                   |
| B3h |    | USER_DATA_03                  |                   |
| B4h |    | USER_DATA_04                  |                   |
| B8h |    | USER_DATA_08                  |                   |
| C0h | NA | MFR_MAX_TEMP_1 (Ambient)      | Read Word w/PEC   |
| C1h | NA | MFR_MAX_TEMP_2 (hot Spot)     | Read Word w/PEC   |

| C2h        |    | MFR MAX TEMP 3                     |                                                          |
|------------|----|------------------------------------|----------------------------------------------------------|
|            |    |                                    |                                                          |
| <br>D0h    | NA | MFR COLD REDUNDANCY CONFIG         | Read/Write Byte w/PEC                                    |
| D1h        | NA | MFR_READ_CONFIG_FILE_SIZE          | Read Block w/PEC                                         |
| D2h        | NA | MFR READ CONFIG BLOCK SIZE         | Read Word w/PEC                                          |
| D3h        | NA | MFR_READ_CONFIG_FILE               | Read Block w/PEC                                         |
| D4h        | NA | MFR_HW_COMPATIBILITY               | Read Word w/PEC                                          |
| D5h        | NA | MFR FWUPLOAD CAPABILITY            | Read Byte w/PEC                                          |
| D6h        | NA | MFR_FWUPLOAD_MODE                  | Read/Write Byte w/PEC                                    |
| D7h        | NA | MFR_FWUPLOAD                       | Block Write w/ PEC (size = block size from image header) |
| D8h        | NA | MFR_FWUPLOAD_STATUS                | Read Word w/PEC                                          |
| D9h        | NA | MFR_FW_REVISION                    | Block Read w/PEC (3 bytes)                               |
| DAh        | NA | MFR SPDM                           | Block Write – Block Read Process Call w/ PEC             |
|            |    | -                                  |                                                          |
| DBh        | NA | MFR_FRU_PROTECTION                 | Read/Write byte w/PEC                                    |
| DCh        | NA | MFR_BLACKBOX                       | Block Read w/ PEC (230 byes)                             |
| DDh        | NA | MFR_REAL_TIME_BLACK_BOX            | Block Write/Read w/ PEC (4 bytes)                        |
| DEh        | NA | MFR_SYSTEM_BLACK_BOX               | Block Write/Read w/ PEC (40 bytes)                       |
| DFh        |    | MFR_SPECIFIC_15                    | Reserved                                                 |
| EOh        |    | MFR_LINE_STATUS                    | Read/Write Byte w/PEC                                    |
| E1h        |    | MFR_SYSTEM_LED_CNTL                | Read/Write Word w/PEC                                    |
| E2h        |    | MFR_SPECIFIC_18                    | Reserved                                                 |
| E3h        |    | MFR_SPECIFIC_19                    | Reserved                                                 |
| E4h        |    | MFR_SPECIFIC_20                    | Reserved                                                 |
| E5h        |    | MFR_SPECIFIC_21                    | Reserved                                                 |
| E6h        |    | MFR_SPECIFIC_22                    | Reserved                                                 |
| E7h        |    | MFR_SPECIFIC_23                    | Reserved                                                 |
| E8h        |    | MFR_SPECIFIC_24                    | Reserved                                                 |
| E9h        |    | MFR_SPECIFIC_25                    | Reserved                                                 |
| EBh        |    | MFR_SPECIFIC_27                    | Reserved                                                 |
| ECh        |    | MFR_SPECIFIC_28                    | Reserved                                                 |
| EFh        |    | MFR_SPECIFIC_31                    | Reserved                                                 |
| F0h        |    | MFR_SPECIFIC_32                    | Reserved                                                 |
| F1h        |    | MFR_SPECIFIC_33                    | Reserved                                                 |
| F2h        |    | MFR_SPECIFIC_34                    | Reserved                                                 |
| F3h        |    | MFR_SPECIFIC_35                    | Reserved                                                 |
| F4h        |    | MFR_SPECIFIC_36                    | Reserved                                                 |
| F5h        |    | MFR_SPECIFIC_37                    | Reserved                                                 |
| EDh        |    | MFR_SPECIFIC_29                    | Reserved                                                 |
| EEh        |    | MFR_SPECIFIC_30                    | Reserved                                                 |
| EFh        |    | MFR_SPECIFIC_31                    | Reserved                                                 |
| F0h        | NA | MFR_PWOK_WARNING_TIME              | Read/Write Word w/PEC                                    |
| F1h        | NA | MFR_MAX_IOUT_CAPABILITY            | Block Read w/PEC (14 bytes)                              |
| F2h to FDh |    | MFR_SPECIFIC_34 to MFR_SPECIFIC_45 | Reserved                                                 |
| FEh        | NA | MFR_SPECIFIC_COMMAND EXT           | Customer specific command set extension                  |

# 12.2 Thermal Closed Loop System Throttling (Thermal CLST)

The power supply shall assert the SMBAlert# signal whenever any component in the power supply selected by the configuration file reaches a temperature warning threshold. Upon reduction of the load within 2msec after the SMBlert# signal is asserted if the load is reduced to less than the power supply rating; the power supply shall continue to operate and not shutdown.



SMBAlert# trip time

Figure 12-20 Thermal CLST timing requirements

# 12.3 Smart Ride-Through (SmaRT)

The power supply shall assert the SMBAlert# signal in less than the specified time in table below after AC/DC input voltage is lost to 0VAC/0VDC to throttle the system/load and allow longer hold-up time.

| Table 12-24 SMBAlert# input lost delay time         |                 |  |  |  |
|-----------------------------------------------------|-----------------|--|--|--|
| Power supply input type                             | SMBAlert# delay |  |  |  |
| High voltage AC/DC (240VAC/240VDC or 277VAC/380VDC) | >500us and <2ms |  |  |  |
| Low voltage +54VDC (Rack power)                     | < 100us         |  |  |  |
| Low voltage -48VDC (Telecom)                        | < 100us         |  |  |  |

*Note:* The SMBAlert# assertion due to an input lost condition can be enabled/disabled in the configuration file.

# 12.4 Cold Redundancy

This is a common specification defining Cold Redundancy requirements used in redundant power supplies. It covers both power supply and system requirements supporting redundant configurations of 1+1, 2+2, and 3+1. Cold Redundancy uses the PMBus manufacturer specific command area to define SMBus commands for the system to communicate with the power supplies for enabling, configuration, and monitoring.

When configured as Cold Redundant, the power supply shall have a maximum input power as specified in table below.

Table 12-25 Maximum input power when configured as Cold Redundant mode

4 Watts

*Note:* Input power shall be measured at the lowest nominal input voltage.

## 12.4.1 Overview

Below is a block diagram showing the Cold Redundancy architecture. When the power subsystem is in Cold Redundant mode; only the needed power supply to support the best power delivery efficiency are ON. Any additional power supplies, including the redundant power supply, are in Cold Standby state.

Each power supply has an additional signal that is dedicated to supporting Cold Redundancy; CR\_BUS. This signal is a common bus between all power supplies in the system. CR\_BUS is asserted (pulled low) when there is a fault in any power supply OR the power supply's output voltage falls below the Vfault threshold. Asserting the CR\_BUS signal causes all power supplies in the Cold Standby state to power ON.

Enabling power supplies to maintain best efficiency is achieved by looking at the Load Share bus voltage and comparing it to a programmed voltage level via a PMBus command.

Whenever there is no Cold Redundant active power supply on the Cold Redundancy bus driving a HIGH level on the bus all power supplies are ON no matter their defined Cold Redundant role (active or Cold Standby). This guarantees that incorrect programming of the Cold Redundancy states of the power supply will never cause the power subsystem to shutdown or become overloaded. The default state of the power subsystem is all power supplies ON. There needs to be at least one power supply in Cold Redundant Active state or Standard Redundant state to allow the Cold Standby state power supplies to go into Cold Standby state.





Figure 12-21 Cold Redundancy 1+1 functional block diagram

Figure 12-22 Cold Redundancy 2+2 & 3+1 functional block diagram

| CR_BUS | Load Share           | dc/dc_active# | Cold Standby Power Supply State(s) |
|--------|----------------------|---------------|------------------------------------|
| High   | < V <sub>CR_ON</sub> | High          | Cold Standby                       |
| Low    | < V <sub>CR_ON</sub> | Low           | Active                             |
| High   | > V <sub>CR_ON</sub> | Low           | Active                             |
| Low    | > V <sub>CR_ON</sub> | Low           | Active                             |

Table 12-26 Logic matrix for Cold Standby power supplies

# 12.4.2 Cold Standby Power Supply Operating State

A power supply is put into Cold Standby whenever PSON# is asserted, CR\_ON# is de-asserted, and COLD\_RED\_CONFIG value is set to 02h, 03h, or 04h. In the cold standby mode, the power supply must:

- 1. Power ON in <  $100\mu$ sec when Cold\_Red bus is driven LOW
- 2. Turn off its output OR'ing FET
- 3. Keep its internal output capacitor before the output OR'ing FET charged to not less than 12.6V
- 4. Keep PWOK asserted
- 5. Disconnect any output dummy loads to prevent discharging of the recharged output capacitor
- 6. Power off any internal fans

- 7. Pre-bias its voltage error amplifier to maximum duty cycle (preventing the loop compensation from slowing up the turn on process)
- 8. Disable its output slow start circuit
- 9. Keep the PFC stage ON at lowest possible operating frequency and its output bulk capacitor charged
- 10. No PMBus fault or warning conditions reported via STATUS commands

# 12.4.3 Powering on Cold Standby Supplies to Maintain Best Efficiency

Power supplies in Cold Standby state shall monitor the shared voltage level of the load share signal to sense when it needs to power on. Depending upon which position (1, 2, 3, etc.) the system defines that power supply to be in the cold standby configuration; will slightly change the load share threshold that the power supply shall power on at. The CR\_BUS of any power supply may be in one of three different states; pulled low, pulled high, or tri-stated. In tri-state the CR\_BUS is a high impedance to ground; only a high impedance resistor pulling the signal to ground.

|                       | Enable Threshold for V <sub>CR_ON_EN</sub>                 | Disable Threshold for V <sub>CR_ON_DIS</sub> | CR_BUS De-asserted / Asserted<br>States |
|-----------------------|------------------------------------------------------------|----------------------------------------------|-----------------------------------------|
| Standard Redundancy   | NA; Ignore dc/dc_active# signal; power supply is always ON |                                              | OK = Tri-state<br>Fault = Low           |
| Cold Redundant Active | NA; Ignore dc/dc_active# signal; power supply is always ON |                                              | OK = High<br>Fault = Low                |
| Cold Standby 1 (02h)  | 3.2V (40% of max)                                          | 90% x (3.2V x 1/2) = 1.44V                   | OK = Tri-state<br>Fault = Low           |
| Cold Standby 2 (03h)  | 5.0V (62% of max)                                          | 90% x (5.0V x 2/3) = 3.01V                   | OK = Tri-state<br>Fault = Low           |
| Cold Standby 3 (04h)  | 6.7V (84% of max)                                          | 90% x (6.7V x 3/4) = 4.52V                   | OK = Tri-state<br>Fault = Low           |

#### Notes:

- 1. Maximum load share voltage = 8.0V at 100% of rated output power.
- 2. These are example load share bus threshold; for any power supply model these thresholds could be customized to maintain the best efficiency curve that specific model.
- 3. The defined thresholds can be change using the configuration file.

# 12.4.4 Powering on Cold Standby Supplies During a Fault or Over Current Condition

When an active power supply asserts its CR\_BUS signal (pulling it low), all parallel power supplies in cold standby mode shall power on within 100µsec.

# 12.4.5 Cold Redundancy SMBus Commands

The PMBus manufacturer specific command MFR\_SPECIFIC\_00 is used to configure the operating state of the power supply related to cold redundancy. The command shall be called COLD\_REDUNDANCY\_CONFIG (D0h). Below is the definition of the values used with the Read-Write Byte SMBus protocol with PEC.

The power supplies setup to be the cold standby power supplies; shall change to standard redundancy mode (D0h = 00h) whenever the CR\_BUS is pulled low.

| Value   | State                                           | Description                                                                                                                                                                                                                          |
|---------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h     | Standard Redundancy<br>(default power on state) | Turns the power supply ON into standard redundant load sharing more. The power supply's CR_BUS signal shall be in Tri-state but still pull the bus low if a fault occurs to activate any power supplies still in Cold Standby state. |
| 01h     | Cold Redundant Active <sup>1</sup>              | Defines this power supply to be the one that is always ON in a cold redundancy configuration.                                                                                                                                        |
| 02h     | Cold Standby 1 <sup>1</sup>                     | Defines the power supply that is first to turn on in a cold redundant configuration as the load increases.                                                                                                                           |
| 03h     | Cold Standby 2 <sup>1</sup>                     | Defines the power supply that is second to turn on in a cold redundant configuration as the load increases.                                                                                                                          |
| 04h     | Cold Standby 3 <sup>1</sup>                     | Defines the power supply that is third to turn on in a cold redundant configuration as the load increases.                                                                                                                           |
| 05h     | Always Standby <sup>1</sup>                     | Defines this power supply to be always in cold redundant configuration no matter what the load condition.                                                                                                                            |
| 06h FFh | reserved                                        |                                                                                                                                                                                                                                      |

Table 12-28 COLD REDUNDANCY CONFIG (D0h) values

#### Notes:

1. When the CR BUS transitions from a high to a low state; each PSU programmed to be in Cold Standby state shall be put into Standard Redundancy mode (COLD REDUNDANCY CONFIG = 00h). For the power supplies to enter Cold Redundancy mode the system must re-program the power supplies using the COLD REDUNDANCY CONFIG command.

#### 12.4.6 Cold Redundant Signals

There is an additional signal defined supporting Cold Redundancy. This is connected to a bus shared between the power supplies; the CR\_BUS.

# 12.4.7 Cold Redundancy Bus (CR\_BUS)

This is a tri-state output signal of the power supply used to communicate a fault or over current has occurred in one of the power supplies. This is used to power on all the power supplies in the system via the CR\_BUS. When the signal is pulled high it allows all power supplies in cold standby mode to go into cold standby state when the load is light enough. When the signal I left open on all power supplies it forces them all cold standby power supplies ON.

| Cold Redundant Config | Operating State | PSU Fault State | CR_BUS    |
|-----------------------|-----------------|-----------------|-----------|
| Active                | On              | ОК              | High      |
| Cold Standby 1,2,3    | On              | ОК              | Tri-state |
| Cold Standby 1,2,3    | Cold Stby       | ОК              | Tri-state |
| Always standby        | Cold Stby       | ОК              | Tri-state |
| Active                | Off             | Fault           | Low       |
| Cold Standby 1,2,3    | On              | Fault           | Low       |
| Cold Standby 1,2,3    | Cold Stby       | Fault           | Low       |

| Table | 12-29 | CR | BUS | state | table |
|-------|-------|----|-----|-------|-------|
|       |       |    |     |       |       |



Figure 12-23 CR\_BUS signal circuit

| Table 12-30 CR | BUS siana | l characteristics |
|----------------|-----------|-------------------|
|                |           |                   |

| Parameter                           | Va         | alue       |
|-------------------------------------|------------|------------|
| Signal type                         | Cu         | stom       |
|                                     | MIN        | MAX        |
| Logic level low (power supply ON)   | 0V         | Vil_cr_bus |
| Logic level high (power supply OFF) | Vih_cr_bus |            |
| Source current, Cold Red = high     | loh_cr_bus |            |
| Sink current, Cold_Red = low        |            | lol_cr_bus |
| Cold_Red fault delay                |            | 10 µs      |
| Cold_Red turn on delay              |            | 100 µs     |

#### 12.4.8 System BMC Requirements

The BMC uses the COLD\_REDUNDANCY\_CONFIG command to define/configure the power supply's roll in cold redundancy and to turn on/off cold redundancy.

The BMC shall schedule a rolling change for which PSU is the Active, Cold Stabdby1, Cold Standby 2, and Cold Standby 3 power supply. The allows for equal loading across power supply over their life.

Events that trigger a re-configuration of the power supplies using the COLD\_REDUNDANCY\_CONFIG command.

- AC power ON
- PSON power ON
- Power Supply Failure
- Power supply inserted into system

# 12.4.9 Power Supply Turn ON Function

Powering ON and OFF of the cold standby power supplies is only controlled by each PSU sensing the Ishare bus. Once a power supply turns on after crossing the enable threshold; it lowers its threshold to the disable threshold. The system defines the 'position' of each power supply in the Cold Redundant operation. It will do this each time the system is powered on, a power supply fails, or a power supply is added to the system.

The system is relied upon to tell each power supply where it resides in the Cold Redundancy scheme.

When load ramps up and crosses the CR threshold module wake up time must be <3ms When load ramps down and crosses the CR threshold module go-to-sleep (sdby) time must be <5ms

| Table 12-31 | Cold | Redundancy | reaction | delays |
|-------------|------|------------|----------|--------|
|-------------|------|------------|----------|--------|

| Parameter                             | Value              |
|---------------------------------------|--------------------|
| CR Threshold for wake-up              | < 3ms <sup>1</sup> |
| CR Threshold for sleep-mode (Standby) | < 5ms <sup>2</sup> |

#### Notes:

- 1. When load represented by the Ishare bus ramps up and crosses the CR wake-up threshold.
- 2. When the load represented by the Ishare bus ramps down and crosses the CR go-to-sleep (standby) threshold.



# 4xPSU Cold Redundancy Function (750W)

*Figure 12-24 Power ON/OFF example of power supplies in Cold Redundant mode (4x750W PSUs)* 

# 12.5 In-System Firmware Upload

This specification defines the common architecture for in-system power supply firmware updates. It is required that the FW in the main microcontroller on the secondary side of the power supply must be able to be updated in the system using the In-System Firmware Update feature while in the ON state (i.e. with

AC power present and PSON# asserted). Any other microcontroller in the power supply also shall be able to be updated with this same process (example: primary side microcontroller).

# 12.5.1 FW Image Mapping

The power supply firmware image shall be made up of two parts; 1) Boot loader; 2) Main program. The system shall contain a backup of the power supply image in its BMC whenever updating the FW to the power supply.

- Boot Loader: This is the part of the power supply firmware that is never updated by the system. The power supply shall always be able to recover and power ON into the boot loader mode no matter the state of the power supply's main program. This code shall support the In-System FW update code and basic power supply functions to power ON/OFF, fan cooling, and protections (UV, OV, OC).
- 2. Main Program: This is the fully functional power supply program space. There is no requirement to keep a backup image of this code in the power supply since a copy of the power support FW image shall always for kept in the system's BMC.



Figure 12-25 In-System FW Update Memory Mapping

# 12.5.2 Summary of Commands & Capabilities Supported in Bootloader Mode

When the power supply is in FW Upload mode the following commands shall be supported.

| Code | Command                       | SMBus Transaction Type                     |
|------|-------------------------------|--------------------------------------------|
| 19h  | CAPABILITY                    | Read Byte w/PEC                            |
| 1Ah  | QUERY (used with any command) | Block Write Block Read Process Call w/ PEC |
| 98h  | PMBUS_REVISION                | Read Byte w/PEC                            |
| 9Ah  | MFR_MODEL                     | Block Read                                 |
| D4h  | MFR_HW_COMPATIBILITY          | Read Word w/PEC                            |
| D5h  | MFR_FWUPLOAD_CAPABILITY       | Read Byte w/PEC                            |
| D6h  | MFR_FWUPLOAD_MODE             | Read/Write Byte w/PEC                      |

Table 12-32Supported commands during FW upload mode

| D7h               | MFR_FWUPLOAD                                                                                                                 | Bloack Write w/ PEC (size = block size from image header) |
|-------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| D8h               | MFR_FWUPLOAD_STATUS                                                                                                          | Read Word w/PEC                                           |
| D9h               | MFR_FW_REVISION                                                                                                              | Block Read w/PEC (3 bytes)                                |
|                   |                                                                                                                              |                                                           |
| Basic<br>Function | Operating Capability                                                                                                         |                                                           |
| Fan control       | Fan can run at a high fixed speed to make sure<br>power supply is cooled in the system for the<br>duration of the FW update. |                                                           |
| PWOK              | The PWOK signal must still function properly during power on / off cycles to reset the system                                |                                                           |
| PSON#             | The PSON# signal must still be able to power<br>ON/OFF the power supply.                                                     |                                                           |
| UV                | Under voltage protection                                                                                                     |                                                           |
| OV                | Over voltage protection                                                                                                      |                                                           |
| OC                | Over current protection                                                                                                      |                                                           |

## 12.5.3 LED Status

While the PSU FW image is being updated the PSU shall blink using a pattern selected in the LED behavior configuration block of the configuration file, see 12.8.3.1 LED Behavior Configuration Block for details.

## 12.5.4 Power Supply Operating Mode During and After Firmware Update

#### Firmware update mode in ON state with no power cycle needed:

Power supply may be able to support FW upload in the ON state. The new FW will take effect once it is taken out of FW upload load and the bootloader has determined that the Application is good to be executed.

#### Bad image after firmware update:

The power supply must always be able to power on in the boot loader mode with minimal operating capabilities even if the FW image sent to the power supply is bad or corrupt. If in this mode, the power supply must be able to still enter the FW upload mode to upload a proper FW image to the PSU.

#### 12.5.5 Firmware Image Header

The power supply's FW image shall contain a header at the beginning of the file as described in the table below.

| Byte   | Definition        |
|--------|-------------------|
| Byte 1 | CRC LowByte       |
| Byte 2 | CRC HighByte      |
| Byte 3 | Image Information |
| Byte 4 | Image Information |
| Byte 5 | Image Information |
| Byte 6 | Image Information |
| Byte 7 | Image Information |
| Byte 8 | Image Information |
| Byte 9 | Image Information |

#### Table 12-33 PSU FW Image header

| Byte 10        | Image Information                               |  |  |
|----------------|-------------------------------------------------|--|--|
| Byte 11        | M                                               |  |  |
| Byte 12        | -                                               |  |  |
| Byte 13        | с                                               |  |  |
| Byte 14        | R                                               |  |  |
| Byte 15        | Р                                               |  |  |
| Byte 16        | S                                               |  |  |
| Byte 17        | 00h                                             |  |  |
| Byte 18        | M-CRPS Revision – Major number = 01h            |  |  |
| Byte 19        | M-CRPS Revision – Minor number = 00h            |  |  |
| Byte 20        | M-CRPS Version = Major number = 01h             |  |  |
| Byte 21        | M-CRPS Version = Minor number = 00h             |  |  |
| Byte 22        | 00h                                             |  |  |
| Byte 23        | 00h                                             |  |  |
| Byte 24        | FW_MAJOR (Bit 7: down revision control bit, Bit |  |  |
|                | 0-6: Major version).                            |  |  |
| Byte 25        | FW_MINOR_PRIMARY                                |  |  |
| Byte 26        | FW_MINOR_SECONDARY                              |  |  |
| Byte 27        | HW_COMPATIBILITY_FIRST                          |  |  |
| Byte 28        | HW_COMPATIBILITY_SECOND                         |  |  |
| Byte 29        | BLOCK SIZE LowByte                              |  |  |
| Byte 30        | BLOCK SIZE HighByte                             |  |  |
| Byte 31        | Write Time LowByte                              |  |  |
| Byte 32        | Write Time HighByte                             |  |  |
| Π              | A-CRPS FW image header extension                |  |  |
| Bytes 33 to 56 | 24-byte Model name ending in terminator         |  |  |
|                | character                                       |  |  |
| Byte 57        | FW_MINOR_THIRD                                  |  |  |
| Byte 58        | FW_MINOR_FOURTH                                 |  |  |
| Byte 59        | MCU Target:                                     |  |  |
|                | 0 = Reserved                                    |  |  |
|                | 1 = Secondary side MCU (Main application)       |  |  |
|                | 2 = Configuration file                          |  |  |
|                | 3 = Primary side MCU (Main application)         |  |  |
|                | 4 = Third Microcontroller                       |  |  |
|                | 5 = Fourth Microcontroller                      |  |  |
|                | 6 – 255 = Reserved                              |  |  |
| Bytes 60 to 64 | Reserved                                        |  |  |

#### Notes:

- 1. Bytes 11 to 16 allow the system to detect an M-CRPS FW image and use the FW image header extension area.
- 2. Block size is specified bytes.
- 3. Write time is specified in milliseconds.

# 12.5.6 Firmware Update Process



Figure 12-26 FW update process



Figure 12-27 PSU Boot flow during powering ON

# 12.5.7 Power Supply Commands

# Name: MFR\_HW\_COMPATIBILITY Format: Read Word Code: D4h

| Table 12-34 MFR | HW_COMPATIBILITY | ' command format |
|-----------------|------------------|------------------|
|                 |                  |                  |

| Bytes | Value                                                           | Description                                                                                                                               |
|-------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| low   | ASCI code for first letter/number of the PSU HW compatibility.  | This is a COMPATIBILITY value used to tell if there are any changes in the FW that create an incompatibility with the FW. This value only |
| high  | ASCI code for second letter/number of the PSU HW compatibility. | changes when the PSU HW is changed creating an incompatibility with older versions of FW.                                                 |

# Name: MFR\_FWUPLOAD\_CAPABILITY

Format: Read Byte

#### Code: D5h

The system can read the power supply's FW upload mode capability using this command. For any given power supply, more than one FW upload mode may be supported. The supported FW upload mode(s) must support updating all available FW in the power supply.

| Bit                | Value                                                                                                                   | Description                                                          |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 0 (for future use) | 1 = PSU support FW uploading in standby mode<br>only                                                                    | For future use                                                       |
| 1 (for future use) | 1 = PSU supports FW uploading in ON state; but all<br>the new FW will not take effect until a power cycle<br>with PSON. | For future use                                                       |
| 2                  | 1 = PSU supports FW uploading in the ON state and<br>no power cycle needed                                              | Method used for updating the application program in the power supply |
| 3-7                | Reserved                                                                                                                |                                                                      |

Table 12-35 MFR\_FWUPLOAD\_CAPABILITY command format

Name: MFR\_FWUPLOAD\_MODE Format: Read/Write Byte Code: D6h

| Bit | Value                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0 = exit firmware upload mode<br>1 = firmware upload mode | Writing a 1 puts the power supply into firmware upload mode and<br>gets it ready to receive the 1 <sup>st</sup> image block via the<br>MFR_FW_UPLOAD command. The system can use this command at<br>any time to restart sending the FW image.<br>Writing a 0 puts the power supply back into normal operating mode.<br>Writing a 1 restarts<br>This command will put the PSU into standby mode if the PSU<br>supports FW update in standby mode only.<br>If the power supply image passed to the PSU is corrupt the power<br>supply shall stay in firmware upload mode even if the system<br>requested the PSU to exit the FW upload mode. |
| 1-7 |                                                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table 12-36 MFR\_FWUPLOAD\_MODE command format

#### Name: MFR\_FWUPLOAD

**Format:** Block Write (block = size as defined by the image header) **Code:** D7h

| Table 12-37 MFR   |           | command | format |
|-------------------|-----------|---------|--------|
| TUDIE 12-37 IVIER | FVVUPLOAD | communa | ιοππαι |

| Bytes                              | Value                     | Description                                                                                                                                                                                                                                                                                    |
|------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Block size<br>defined in<br>header | Image header & image data | Command used to send each block of the FW image.<br>Header should follow the format described in Section 12.5.5<br>Firmware Image Header<br>The image shall contain block sequencing numbers to make sure the<br>PSU puts the right data blocks into the right memory space on the<br>PSU MCU. |

#### Name: MFR\_FWUPLOAD\_STATUS

Format: Read Word

#### Code: D8h

At any time during or after the firmware image upload the system can read this command to determine status of the firmware upload process.

Reset: all bits get reset to '0' when the power supply enters FW upload mode.

| Bit                | Description                                                                                                                                                                                                             |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                  | 1 = Full image received successfully                                                                                                                                                                                    |
| 1                  | 1 = Full image not received yet. The PSU will keep this bit asserted until the full image is received by the PSU.                                                                                                       |
| 2                  | 1 = Full image received but image is bad or corrupt. Power supply can power ON, but only in 'safe mode' with minimal operating capability.                                                                              |
| 3 (for future use) | 1 = Full image received but image is bad or corrupt. Power supply can power ON and support full features.                                                                                                               |
| 4                  | 1 = FW image not supported by PSU. If the PSU receives the image header and determines that the PSU HW does not support the image being sent by the system; it shall not accept the image and it shall assert this bit. |
| 5 – 15             | Reserved                                                                                                                                                                                                                |

#### Table 12-38 MFR FWUPLOAD STATUS command format

Name: MFR\_FW\_REVISION Format: Block Read, 5 bytes Code: D9h

| Byte | Value   | Description                                                                                                                                                                                                                                                                               |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0 - 255 | Minor revision; secondary                                                                                                                                                                                                                                                                 |
| 1    | 0 - 255 | Minor revision; primary                                                                                                                                                                                                                                                                   |
| 2    | 0 - 255 | Bit 7: 1-> Down grading of PSU FW must<br>be avoided. System BMC can elect to<br>ignore this bit if needed but<br>recommended to follow.<br>0→ No restriction in downgrading the<br>PSU FW. BMC can update the PSU FW to<br>be in sync with its known version.<br>Bit 0-6: Major revision |
| 3    | 0 – 255 | Minor revision; Third MCU                                                                                                                                                                                                                                                                 |
| 4    | 0 – 255 | Minor revision; Fourth MCU                                                                                                                                                                                                                                                                |

#### Table 12-39 MFR\_FW\_REVISION command format

Name: MFR\_MODEL (existing PMBus command)

**Format:** Block Read, Maximum of 24-byte value; ending in terminator character **Code:** 9Ah

Name: MFR\_REVISION (existing PMBus command) Code: 9Bh

# 12.6 Black Box

This specification defines the requirements for power supplies with PMBus capability to store PMBus and other data into non-volatile memory inside the power supply. The data shall be saved to non-volatile memory upon a critical failure that caused the power supply to shutdown. The data can be accessed via the PMBus interface by applying power to the 12VSB pins. No AC power need to be applied to the power supply.

# 12.6.1 When is Data Saved to the Black Box?

Data is saved to the Black Box for the following fault events:

- General fault
- Over voltage on output
- Over current on output
- Loss of AC input
- Input voltage fault
- Fan failure
- Over temperature

# 12.6.2 Black Box Events

There are two types of data saved in the Black Box; 1) System Tracking Data, 2) Power supply event data. System tracking data is saved to the Black Box whenever the system powers ON or when a power supply is added to the system.

# 12.6.3 Black Box Process

• System writes system tracking data to the power supply RAM at power ON

- System writes the real time clock data to the PSU RAM once every ~5 minutes
- Power supply tracks number of PSON and AC power cycles in EEPROM
- Power supply tracks ON time in EEPROM
- Power supply loads warning and fault event counter data from EEPROM into RAM
- Upon a warning event, the PSU shall increment the associated counter in RAM.
- Upon and fault event the PSU shall increment the associated counter in RAM
- Upon a fault event that causes the PSU to shutdown all event data in the PSU's RAM is saved to event data location N in the power supply's EEPROM. This data includes the real time clock, number of AC & PSON power cycles, PSU ON time, warning event counters and fault event counters.

## 12.6.4 Commands

Command name: MFR\_BLACKBOX Format: Read Block with PEC (238 bytes) Code: DCh

| Table 12-40 MFR | BLACKBOX | record | format |
|-----------------|----------|--------|--------|
|                 |          |        |        |

| Field                       | Item                                | Number<br>of Bytes | Description                                                                                                                                                                                                                                          |
|-----------------------------|-------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System Tracking Data        | System top assembly number          | 10                 | The system will write its part number for the system top assembly to the power supply when it is powered ON. This is 9 ASCI characters.                                                                                                              |
|                             | System serial number                | 10                 | The system shall write the system serial<br>number to the power supply when it is<br>powered ON. This include the serial number<br>and date code.                                                                                                    |
|                             | Motherboard assembly number         | 10                 | The system will write the motherboard part<br>number for the assembly to the power<br>supply when it is powered ON. This is 9 ASCI<br>characters.                                                                                                    |
|                             | Motherboard serial number           | 10                 | The system shall write the motherboard's serial number to the power supply when it is powered ON. This includes the serial number and date code.                                                                                                     |
|                             | Present total PSU ON time           | 3                  | Total on time of the power supply with PSON asserted in minutes. LSB = 1 minute.                                                                                                                                                                     |
|                             | Present number of AC power cycles   | 2                  | Total number of times the power supply<br>powered OFF then back ON due to loss of AC<br>power. This is only counted when the power<br>supply's PSON# signal is asserted. This<br>counter shall stay at FFFFh once the max is<br>reached.             |
|                             | Present number of PSON power cycles | 2                  | Total number of times the power supply is<br>powered OFF then back ON due to the<br>PSON# signal de-asserting. This is only<br>counted when AC power is present to the<br>power supply. This counter shall stay at<br>FFFFh once the max is reached. |
| Power supply event data (N) |                                     | 38                 | Most recent occurrence of saved black box data                                                                                                                                                                                                       |
| Time Stamp                  |                                     |                    | The power supply shall track these time and<br>power cycle counters in RAM. When a Black<br>Box event occurs, the data is saved into the<br>Black Box.                                                                                               |

|                | Power supply total power on time                              | 3       | Total on time of the power supply in minutes. LSB = 1 minute.                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | Real Time Clock Data from System<br>(Reserved for future use) | 4       | This time stamp does not need to be<br>generated by the power supply. The system<br>rights a real time clock value periodically to<br>the power supply using the MFR_REAL_TIME<br>command.                                                                                                                                                                                                                                                                                           |
|                |                                                               |         | Format is based on IPMI 2.0. Time is an<br>unsigned 32-bit value representing the local<br>time as the number of seconds from<br>00:00:00, January 1, 1970. This format is<br>sufficient to maintain time stamping with 1-<br>second resolution past the year 2100. This is<br>based on a long-standing UNIX-based<br>standard for time keeping, which represents<br>time as the number of seconds from<br>00:00:00, January 1, 1970 GMT. Similar time<br>formats are used in ANSI C |
|                | Number of AC power cycles                                     | 2       | Number of times the power supply powered<br>OFF then back ON due to loss of AC power at<br>the time of the event. This is only counted<br>when the power supply's PSON# signal is<br>asserted.                                                                                                                                                                                                                                                                                       |
|                | Number of PSON power cycles                                   | 2       | Number of times the power supply is<br>powered OFF then back ON due to the<br>PSON# signal de-asserting at the time of the<br>event. This is only counted when AC power<br>is present to the power supply.                                                                                                                                                                                                                                                                           |
| PMBus          |                                                               |         | The power supply shall save these PMBus values into the Black Box when a black box event occurs. Fast events may be missed due to the filtering effects of the PMBus sensors.                                                                                                                                                                                                                                                                                                        |
|                | STATUS_WORD                                                   | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | STATUS_IOUT                                                   | 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | STATUS_INPUT                                                  | 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | STATUS_TEMPERTATURE                                           | 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | STATUS_FAN_1_2                                                | 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_VIN                                                      | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_IIN                                                      | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_IOUT                                                     | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_TEMPERATURE_1                                            | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_TEMPERATURE_2                                            | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_FAN_SPEED_1                                              | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_PIN                                                      | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | READ_VOUT                                                     | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Event Counters |                                                               |         | The power supply shall track the total<br>number for each of the following events.<br>This value shall be saved to the Black Box<br>when a Black Box event occurs. Once a value<br>has reached 15, it shall stay at 15 and not<br>reset.                                                                                                                                                                                                                                             |
|                | AC shutdown due to under voltage on input                     | Lower ½ | The power supply shall save a count of these critical events to non-volatile memory each                                                                                                                                                                                                                                                                                                                                                                                             |
|                | Thermal shutdown                                              | Upper ½ | time they occur. The counters will increment                                                                                                                                                                                                                                                                                                                                                                                                                                         |

|                               | Over current or over power shutdown on output | Lower ½ | each time the associated STATUS bit is asserted.                                                                                                                                                          |  |  |
|-------------------------------|-----------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                               | General failure shutdown                      | Upper ½ |                                                                                                                                                                                                           |  |  |
|                               | Fan failure shutdown                          | Lower ½ |                                                                                                                                                                                                           |  |  |
|                               | Shutdown due to over voltage on output        | Upper ½ |                                                                                                                                                                                                           |  |  |
|                               | Input voltage warning; no shutdown            | Lower ½ | The power supply shall save into RAM a                                                                                                                                                                    |  |  |
|                               | Thermal warning; no shutdown                  | Upper ½ | count of these warning events. Events are count only at the initial assertion of the                                                                                                                      |  |  |
|                               | Output current power warning; no shutdown     | Lower ½ | event/bit. If the event persists without clearing the bit the counter will not be                                                                                                                         |  |  |
|                               | Fan slow warning; no shutdown                 | Upper ½ | incremented. When the power supply shuts<br>down it shall save these warning event<br>counters to non-volatile memory. The<br>counters will increment each time the<br>associated STATUS bit is asserted. |  |  |
| Power supply event data (N-1) |                                               | 38      |                                                                                                                                                                                                           |  |  |
| Power supply event data (N-2) |                                               | 38      |                                                                                                                                                                                                           |  |  |
| Power supply event data (N-3) |                                               | 38      |                                                                                                                                                                                                           |  |  |
| Power supply event data (N-4) |                                               | 38      |                                                                                                                                                                                                           |  |  |

Command name: MFR\_REAL\_TIME\_BLACK\_BOX Format: Write/Read Block with PEC (4 bytes) Code: DDh

The system shall use this command to periodically write the real time clock data to the power supply. Format is based on IPMI 2.0. Time is an unsigned 32-bit value representing the local time as the number of seconds from 00:00:00, January 1, 1970. This format is sufficient to maintain time stamping with 1second resolution past the year 2100. This is based on a long-standing UNIX-based standard for time keeping, which represents time as the number of seconds from 00:00:00, January 1, 1970 GMT. Similar time formats are used in ANSI C.

Command name: MFR\_SYSTEM\_BLACK\_BOX Format: Write/Read Block with PEC (40 bytes). Low byte first. Code: DEh

The system uses this command to write the following data to the PSU.

| Item                        | Bytes | Comments   |
|-----------------------------|-------|------------|
| System top assembly number  | 1-10  | Low bytes  |
| System serial number        | 11-20 |            |
| Motherboard assembly number | 21-30 |            |
| Motherboard serial number   | 31-40 | High bytes |

| Table 12-41 MFR | SYSTEM | BLACK BO | X command | format |
|-----------------|--------|----------|-----------|--------|
|                 |        |          |           |        |

Command name: MFR\_BLACKBOX\_CONFIG Format: Read/Write Byte with PEC Code: DFh

| Bit | Value                                                           | Description                                                                                                                                                                                                                                          |
|-----|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0 = disable black box function<br>1 = enable black box function | Writing a 1 enables the power supply with black box<br>function. Writing a 0 disables the power supply black box function.<br>The state of MFR_BLACKBOX_CONFIG shall be saved in non-volatile<br>memory so that it is not lost during power cycling. |
|     |                                                                 | The customer shall receive the power supply with the black box function enabled; bit $0 = '1'$ .                                                                                                                                                     |
| 1-7 |                                                                 | reserved                                                                                                                                                                                                                                             |

Table 12-42 MFR\_BLACKBOX\_CONFIG command format

Command name: MFR\_CLEAR\_BLACKBOX Format: Send Byte with PEC Code: E0h

The MFR\_CLEAR\_BLACKBOX command is used to clear all black box records simultaneously. This command is write only. There is no data byte for this command.

# 12.6.5 Hardware Requirements

The SMBus interface shall be used to access the Black Box data. It may be accessed when the power supply is ON or in standby mode. It also may be accessed when no input power is applied, and power is only applied at the standby output pins by an external source (12VSB).

# 12.7 Data & Sideband Serialization Interface (DSSI)

This specification defines the requirements for a Modular Common Redundant Power Supply (M-CRPS) Data & Sideband Serialization Interface (DSSI) communication protocol along with its different profiles. DSSI is a single-wire half-duplex protocol created to avoid the need for a higher pin count output interface connector in the power supply. Instead of using individual pins on the output interface connector, DSSI is used to serialize those I/O signals to be consumed by a host MCU or FPGA.

The M-CRPS shall have a physical layer compatible with M-PESTI interface and shall be discoverable though the DSSI link by using M-PESTI Discovery command (00h) replying with the payload described in *Table 12-46 M-CRPS Payload format* in the following sections. The M-CRPS shall also be able to accept M-PESTI virtual wire command (01h) and reply to it.

More information about the DC-MHS M-PESTI Interface can be found here: <u>https://www.opencompute.org/wiki/Server/Working</u>

# 12.7.1 Physical Layer

The DSSI Protocol requires a physical layer that comprises an UART element, and the input/out circuit shown in below figure, for the power supply as shown in the figure below.



Figure 12-28 Required physical layer in the power supply for data serialization interface

**Note:** Optional buffer might be required for the power supply to measure the pin A1 and stablish a logic 0 or 1 for logic addressing mode. Optionally the UART-RX pin of the MCU can be configured as analog input to measure the voltage, a proper sampling time is required to allow the ADC's sampling capacitor to be charged through resistor R1.

The connection between a Client (power supply) and a Host is shown below.



Figure 12-29 Physical layer and connections for point-to-point communication between Host and Client

#### Notes:

- Resistor *Raddr* (10KΩ) is used to set logic 0 (when placed) or logic 1 (when not placed) for logic addressing mode, and to allow the DSSI communication in the M-CRPS. Choosing a different resistor value for *Raddr* might prevent the M-CRPS from communicate through the DSSI.
- 2. shorting A1 pin to ground will stablish a logic 0 but it will prevent the M-CRPS from communicate through the DSSI.
- 3. Shorting A1 pin to 3.3V will stablish a logic 1 but it will prevent the M-CRPS from communicate through the DSSI.

# 12.7.2 Default configuration

The UART module used for the DSSI protocol shall be configured by default at boot time with the parameters shown in the table below.

| Parameter              |                                                                            |
|------------------------|----------------------------------------------------------------------------|
| Signal type            | Bi-directional 3.3V Open-Drain <sup>1</sup> /Totem-Pole Logic <sup>2</sup> |
| Communication protocol | Half-duplex UART                                                           |
| Port settings          | Data bits: 8                                                               |
|                        | Parity: Odd                                                                |
|                        | Stop bits: 1                                                               |
|                        | Flow control: None                                                         |
| Link speed             | 250,000 bps (Default)                                                      |

| Table 12-43 DSSI UART configuratio | on | urati | configu | RT | UΑ | SI | DS: | -43 | 12 | Table |  |
|------------------------------------|----|-------|---------|----|----|----|-----|-----|----|-------|--|
|------------------------------------|----|-------|---------|----|----|----|-----|-----|----|-------|--|

#### Notes:

- 1. UART shall be capable of enabling open-drain output in its transmitter pin when is in reception mode.
- 2. UART shall be capable of enabling totem-pole output in its transmitter pin when is in transmission mode and the baud rate is more than the default 250,000 bps.

# 12.7.3 Electrical Characteristics

| Parameter   | Value         |
|-------------|---------------|
| Bus voltage | 2.9V - 3.465V |
| VIH         | 2.0V min.     |
| VIL         | 0.8V max.     |
| Rise time   | 120 ns        |
| Fall time   | 120 ns        |

Table 12-44 DSSI electrical characteristics

#### 12.7.4 DSSI Protocol Phases

The M-CRPS DSSI protocol has three phases described in below subsections.

# 12.7.4.1 Configuration Phase

The DSSI shall have a configuration phase activated at any time by sending the UART break character (11 bits in logic 0), this UART break character is used to prevent a misconfiguration from happening. After the UART break character is received the M-CRPS shall accept configuration commands stated in *Table 12-45 Configuration commands set*. If the host/initiator doesn't need to change the default parameters, then it can skip this phase.

#### 12.7.4.2 Discovery Phase

The presence and discovery of the attached peripheral must occur prior to the active phase. During discovery, a payload of static attributes is captured from an M-CRPS to the host/initiator (i.e., baseboard FPGA)

#### 12.7.4.3 Active phase

The active phase is characterized by a repetitive exchange of virtual wires and/or samples between the host/initiator (Baseboard FPGA) and the target M-CRPS.

# 12.7.5 Interface Initialization

The DSSI interface shall be initialized at MCU boot time following the steps listed below and depicted by the *Figure 12-30 DSSI Flow diagram*.

- 1. Configure UART Rx pin as input.
- 2. Configure UART Tx pin as open drain.
- 3. Write logic 1 to UART Tx pin.
- 4. Configure UART Tx pin as output.
- 5. Wait for the SMBus address detection process described in *Section 9.6.1 A0 Input Addressing* to be completed.
- 6. Configure UART with the parameters shown in *Table 12-43 DSSI UART configuration*.
- 7. Turn ON the transistor Q1 to bias the bus with the strong pull-up resistor R2.
- 8. Check the logic state of the bus:
  - a. If the bus is logic 0 state disable the DSSI interface.
  - b. If the bus is logic 1 state, then continue to the next step.
- 9. Activate UART Rx interrupts.
- 10. Wait for a break character or a discovery command (00h) to be received from the host.
  - a. If a discovery command is received (00h), then respond by sending the payload described in *Table 12-46 M-CRPS Payload format*.
  - b. If a UART break character is received, then enter in configuration mode defined in *Figure 12-31 DSSI configuration flow diagram example*.
- 11. Continue replying to commands.



Figure 12-30 DSSI Flow diagram



Figure 12-31 DSSI configuration flow diagram example

The host can skip some configurations commands if there is no need to change those values. The host shall send the Exit configuration command 7Eh to restart the communication.

### 12.7.6 Protocol

At boot time the A1 signal shall be sustained in logic 1 establishing an IDLE state. DSSI communication is always initiated by the Host device when data needs to be sent/retrieved. The Host device could set the proper communication settings if the default settings do not satisfy the communication preference of the Host

Profile configuration shall be done after communication settings, the available profiles are described in *Section 12.7.8 Profiles*.

To provide a deterministic behavior the data is transferred from and to the Host following the timing diagrams shown below.



*Note:* The Host/Initiator shall always initiate the communication to send/retrieve data from the Client/Target (M-CRPS).

The protocol is divided into configuration commands, reply packets, and data packets for discovery and profile data exchange. The configuration command format is depicted in the following figure.

|  | COMMAND | PARAM. LSB | PARAM. MSB | CHECKSUM |
|--|---------|------------|------------|----------|
|--|---------|------------|------------|----------|

Figure 12-33 Configuration command packet structure.

*Note:* Checksum CRC-8 polynomial = 0x07, Seed = 0x00.

The Client/Target shall reply to the configuration commands from the Host with the reply packet structure as shown in the figure below.

Figure 12-34 Reply packet structure.

Other commands are detailed in the following subsections.

### 12.7.7 Command Set

The total amount of commands is 127 (7Fh), the defined commands are listed in the following table.

|            | TUD                            | Profile data exchange comma    |                                                       |
|------------|--------------------------------|--------------------------------|-------------------------------------------------------|
|            |                                | Profile data exchange comma    | nas                                                   |
| Command    | Parameter                      | Reply                          | Description                                           |
| (Hex)      |                                |                                |                                                       |
| BREAK SEQ. | None                           | 00h = OK                       | Restarts the communication to allow reconfiguration.  |
|            |                                |                                | (11-bits in logic 0).                                 |
| 00h        | None                           | Payload defined in Table 12-46 | DSSI/M-PESTI Discovery command                        |
| 01h        | Virtual wires (inputs of the   | Virtual wires (outputs of the  | DSSI/M-PESTI Virtual wires command, refer to Section  |
|            | power supply)                  | power supply)                  | 12.7.8.1 Basic GPIO Expander Profile (Virtual Wires)  |
| 10h        | Analog channels (inputs of the | Analog channels (outputs of    | Analog IO channels command, refer to Section          |
|            | power supply)                  | the power supply)              | 12.7.8.2 Analog IO Expander Profile                   |
| 11h        | Virtual wires plus analog      | Virtual wires plus analog      | Virtual wires plus analog IO channels command, refer  |
|            | channels (inputs of the power  | channels (outputs of the       | to Section 12.7.8.3 GPIO + Analog IO Expander Profile |
|            | supply)                        | power supply)                  |                                                       |
|            |                                | Configuration commands         |                                                       |
| Command    | Parameter                      | Reply                          | Description                                           |
| (Hex)      |                                |                                |                                                       |
| 40h        | [15:0]                         | 00h = OK                       | Change communication baud-rate.                       |
|            | 0 = 62,500 bps                 | 01h = Not supported            |                                                       |
|            | 1 = 125,000 bps                | 02h = Checksum Error           | Note: baud rates higher than 250,000bps might         |
|            | 2 = 250,000 bps                |                                | require activating totem-pole output during           |
|            | 3 = 500,000 bps                |                                | transmission.                                         |
|            | 4 = 1,000,000 bps              |                                |                                                       |

Table 12-45 Configuration commands set

|     | 5 = Reserved                                                                                                                                                  |                                                                                |                                                                                                                                                                                                                                      |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41h | I15:8]<br><b>0 = bi-directional</b><br>1 = Reserved<br>2 = Reserved<br>4 = Reserved<br><br>[7:0]<br><b>0 = Point-to-point</b><br>1 = Reserved<br>2 = Reserved | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Communication and connection type selection                                                                                                                                                                                          |
| 42h | <br>[15:0]<br><b>0 = Simple GPIO expander</b><br>1 = Analog IO expander<br>2 = GPIO + Analog IO expander<br>3 = Reserved                                      | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Profile selection                                                                                                                                                                                                                    |
| 43h | [15:0]<br>0 = 250us<br><b>1 = 500us</b><br>2 = 750us<br>3 = 1ms                                                                                               | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Communication refresh rate                                                                                                                                                                                                           |
| 44h | <br>[15:0]<br>0 = Not supported<br>1 = 1 second<br>2 = 2 seconds<br><br>900 = 900 seconds (15 min.)<br>901-65,535 = Not supported                             | 00h = OK<br>01h = Not supported<br>02h = Checksum Error<br>03h = Can't execute | Shut down the 12VSB output for the required time.<br>This command can be executed only when the powe<br>supply is OFF (PSON# = high) if the power supply is O<br>(PSON# = low) the response shall be 03h Can't<br>execute.           |
| 45h | [15:8]<br>Reserved<br>[7:0]<br>SMBus address in 8-bit format                                                                                                  | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Change the SMBus address of the power supply.                                                                                                                                                                                        |
| 46h | [15:8]<br>Reserved<br>[7:0]<br>FRU address in 8-bit format                                                                                                    | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Change the SMBus address of the FRU memory                                                                                                                                                                                           |
| 47h | [15:0] Threshold<br>0 = Not supported<br>1 = 0.1 Amperes<br>2 = 0.2 Amperes<br><br>65535 = 6553.5 Amperes                                                     | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Sets the value of the output current, in amperes, tha<br>causes the overcurrent detector to indicate an<br>overcurrent fault condition in the main output, this<br>command writes to the PMBus<br>IOUT_OC_FAULT_LIMIT (46h) command. |
| 7Eh | [15:0]<br>All zeroes                                                                                                                                          | 00h = OK<br>01h = Not supported<br>02h = Checksum Error                        | Exit configuration phase and switch Start the active phase communication.                                                                                                                                                            |
| 7Fh | Reserved                                                                                                                                                      | 03h = Can't execute                                                            | Reserved                                                                                                                                                                                                                             |

### Notes:

- 1. Bold characters shall be the default options at boot time.
- 2. When the Client's replies "not supported" it will keep the previous configuration.
- 3. Commands 40h through 7Eh shall be executed only if a prior UART break sequence was detected

| Table 12-46 M-CRPS | Payload format |
|--------------------|----------------|
|--------------------|----------------|

| Byte      | Bit 7                                                                                               | Bit 6                             | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1         | Bit 0 |  |
|-----------|-----------------------------------------------------------------------------------------------------|-----------------------------------|-------|-------|-------|-------|---------------|-------|--|
| 00h       | PAYLOAD_VERSION [7:0] = 00h                                                                         |                                   |       |       |       |       |               |       |  |
| 01h       |                                                                                                     | DEVICE_CLASS [7:0] = 01h (M-CRPS) |       |       |       |       |               |       |  |
| 02h       | STATIC_PAYLOAD [7:0] = 04h (32 bytes)                                                               |                                   |       |       |       |       |               |       |  |
| 03h       | NUM_VIRTUAL_WIRE_OUTPUT_BYTES [3:0] = 0001b (1 Out NUM_VIRTUAL_WIRE_INPUT_BYTES [3:0] = 0001b (1 in |                                   |       |       |       |       |               |       |  |
|           | Byte) Byte)                                                                                         |                                   |       |       |       |       |               |       |  |
| 04h       | NUM_ANALOG_OUTPUT_CHANNELS [3:0] = 0001h (1 NUM_ANALOG_INPUT_CHANNELS [3:0] = 0001b (1 Output       |                                   |       |       |       |       | 01b (1 Output |       |  |
|           | Output analog channel) analog channel)                                                              |                                   |       |       |       |       |               |       |  |
| 05h – 1Eh | Padding (00h all bytes)                                                                             |                                   |       |       |       |       |               |       |  |
| 1Fh       |                                                                                                     |                                   |       | Chec  | ksum  |       |               |       |  |

*Note:* Checksum CRC-8 polynomial = 0x07, Seed = 0x00.

### 12.7.8 Profiles

### 12.7.8.1 Basic GPIO Expander Profile (Virtual Wires)

When using a single byte virtual wire exchange (command 01h) the communication shall be as depicted in the following figure.



Figure 12-35 8-Single byte virtual wire exchange

*Note:* The number of bytes for the virtual wires is defined in the payload described in *Table 12-46*.

When using a multi byte virtual wire exchange (command 01h) the communication shall be as depicted in the following figure.

|   | CMD = 01h                                     | VWOUT_0 |  | VWOUT_N | <b></b> | VWIN_0 |  | VWIN_N |  |
|---|-----------------------------------------------|---------|--|---------|---------|--------|--|--------|--|
| • | Figure 12-36 Multi-byte virtual wire exchange |         |  |         |         |        |  |        |  |

righte 12-50 Mattroyte withan wire exchange

*Note:* The number of bytes for the virtual wires is defined in the payload described in *Table 12-46*.

### 12.7.8.2 Analog IO Expander Profile

When using a single-byte analog channels exchange (command 10h) the communication shall be as depicted in the following figure.



Figure 12-37 Single-byte analog channels exchange

### Notes:

1. The number of bytes for the analog channels is defined in the payload described in *Table 12-46*.

2. Each analog channel is 16-bit wide and is encoded as LSB first.

When using a multi-byte analog channels exchange (command 10h) the communication shall be as depicted in the following figure.



Figure 12-38 Multi-byte analog channels exchange

### Notes:

- 1. The number of bytes for the analog channels is defined in the payload described in *Table 12-46*.
- 2. Each analog channel is 16-bit wide and is encoded as LSB first.

### 12.7.8.3 GPIO + Analog IO Expander Profile

This protocol supports a combination of general GPIO expander (virtual wires) and analog OI expander profiles, the virtual wires are sent first and then the analog channels for both inputs and outputs.



Figure 12-39 Virtual wires plus analog channels exchange

### Notes:

- 1. The number of bytes for the virtual wires is defined in the payload described in *Table 12-46*.
- 2. The number of bytes for the analog channels is defined in the payload described in *Table 12-46*.
- 3. Each analog channel is 16-bit wide and is encoded as LSB first.

### 12.7.8.3.1 Data and Sideband Selection

Which virtual wires are going to be transferred will be defined in the design specification of the power supply, selected by the customer.

## 12.8 Configuration File

### 12.8.1 Overview

This section defines the requirements for a Modular Common Redundant Power Supply (M-CRPS) that provides the ability to modify the behavior of the Power Supply based in the following main areas:

- Thresholds for all the implemented protections like Over Current Protection, Over Temperature Protections, etc.
- LED behavior based in different events.
- Embedded executable code like Fan Speed Control algorithms.
- Data tables.

The configuration file shall be in binary format and shall be transferred at the factory line or on field by using the PMBus of the Power Supply and shall be able to update its configuration file in run time mode (live update). Figure 1 shows the four main areas that the configuration file shall be made of: 1) File header, 2) Configuration area, 3) Embedded code area, 4) Data table area.

- 1. **File Header:** This area contains general information about the file like CRC16, file size, customer name and offsets to other areas.
- 2. **Configuration area:** This is the part where all the thresholds and timings for the protections and warnings are defined along with the LED behavior based on different events that can happen in the power supply.
- 3. **Embedded code area:** This area contains executable code to be run by the MCU, this area can be used to have specific fan speed control or debug algorithms.
- 4. **Data table area:** This area contains customer specific data to be used by the power supply like extra FRU data.



Figure 12-40 Main areas of the configuration file.

The entire configuration file shall be made of an array of 16-bit unsigned values using Little Endian encoding otherwise noted, and the addressing is represented in bytes, as an example the value 1234h is stored at address 0x0020 as follows:

| Figure 12-41 Endianess (Little Endian example) |      |  |  |  |  |
|------------------------------------------------|------|--|--|--|--|
| Address                                        | Data |  |  |  |  |
| 0020h                                          | 34h  |  |  |  |  |
| 0021h                                          | 12h  |  |  |  |  |

The configuration file header shall include the offsets for the beginning of each area, each one of the areas shall be made of a linked list of blocks, each block shall contain an offset to point to the next block, this

offset is always an unsigned 16-bit value. A graphical representation of this structure is shown in the following figure.



Figure 12-42 Representation of the file header and the different configuration blocks that make the areas

*Note:* An offset to the next block equal to 0000h means the end of the linked list or area not present.

### 12.8.2 Configuration File Header

The header area shall contain the information shown in the table below.

| Offset | Element             | Description                                                                                                                                                             |
|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000h  | CRC16               | 16-bit CRC, the calculation must exclude the CRC16 field in the file                                                                                                    |
| 0002h  | configFileVersion   | Configuration file version, 0001h for this release.                                                                                                                     |
| 0004h  | fileSizeLow         | Size of the entire configuration file in bytes. Least significant 16-bit word                                                                                           |
| 0006h  | fileSizeHigh        | Size of the entire configuration file in bytes. Most significant 16-bit word                                                                                            |
| 0008h  | customerInfo[16]    | Customer specific information field. The string "DEFAULT" means the configuration file has the<br>default configurations from the power supply vendor. Null terminated. |
| 0018h  | configAreaOffset    | Offset in bytes from this location to the beginning of the configuration area                                                                                           |
| 001Ah  | codeAreaOffset      | Offset in bytes from this location to the beginning of the executable code area                                                                                         |
| 001Ch  | dataTableAreaOffset | Offset in bytes from this location to the beginning of the data table area                                                                                              |

#### Table 12-47 Header area

... ...

*Note:* CRC16 Polynomial is 8D95h, seed = 0000h

## 12.8.3 Configuration Area Definition

The configuration area shall contain the information shown in the table below.

| Configuration block type | Value |
|--------------------------|-------|
| LED Behavior             | 0001h |
| Temperature              | 0002h |
| Main output              | 0003h |
| Standby output           | 0004h |
| Input                    | 0005h |
| Fans                     | 0006h |
| Timing                   | 0007h |
| Latch on Fault condition | 0008h |
| Data serialization       | 0009h |
| Miscellaneous            | 000Ah |
|                          |       |

#### Table 12-48 Configuration block types

### 12.8.3.1 LED Behavior Configuration Block

| Parameter             | Bitfield | Options                                                                                                                                         | Comments           |
|-----------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Style                 | [2:0]    | 0 = LED OFF<br>1 = LED ON<br>2 = Blinking<br>3 = Blink N times then OFF<br>4 = Blink N times then ON<br>5 = PWM<br>6 = Reserved<br>7 = Reserved |                    |
| Color                 | [5:3]    | 7 = Reserved<br>0 = OFF<br>1 = GREEN<br>2 = AMBER<br>3 to 7 = Reserved                                                                          |                    |
| Flashing Times        | [8:6]    | 0 = Zero time<br>1 = One time<br>2 = Two times<br>3 = Three times<br>4 = Four times<br>5 = Five times<br>6 = Six times<br>7 = Seven times       |                    |
| Frequency             | [11-9]   | 0 = 0.5 Hz<br>1 = 1 Hz<br>2 = 2 Hz<br>3 = 3 Hz<br>4 = 4 Hz<br>5 = 5 Hz<br>6 = 6 Hz<br>7 = 7 Hz                                                  |                    |
| PWM T <sub>High</sub> | [13:12]  | 0 = 250 ms<br>1 = 1000 ms<br>2 = 2000 ms<br>3 = 3000 ms                                                                                         | Time in high state |
| PWM T <sub>Low</sub>  | [15:14]  | 0 = 250 ms<br>1 = 1000 ms                                                                                                                       | Time in low state  |

#### Table 12-49 LED descriptor

|  | 2 = 2000 ms |  |
|--|-------------|--|
|  | 3 = 3000 ms |  |

#### Table 12-50 Power supply event table

| Offset | Event             | Description                                                                         |  |
|--------|-------------------|-------------------------------------------------------------------------------------|--|
| 0000h  | offsetToNextBlock | Offset in bytes from this location to the beginning of the next configuration block |  |
| 0002h  | configBlockType   | Configuration block type based on Table 12-48 Configuration block types             |  |
| 0004h  | UVPinput          | Input Under Voltage Protection                                                      |  |
| 0006h  | OVPmain           | Main Output Over Voltage Protection                                                 |  |
| 0008h  | OCWmain           | Main Output Over Current Warning                                                    |  |
| 000Ah  | OCPmain           | Main Output Over Current Protection                                                 |  |
| 000Ch  | OTWcrit           | Critical Component Over Temperature Warning                                         |  |
| 000Eh  | OTWamb            | Ambient Over Temperature Warning                                                    |  |
| 0010h  | OTPamb            | Ambient Over Temperature Protection                                                 |  |
| 0012h  | NonCompatible     | Non-compatible power supply                                                         |  |
| 0014h  | FWUpgrade         | PSU is in FW upgrade mode                                                           |  |
| 0015h  | Mismatched        | Mismatched PSU                                                                      |  |
|        |                   |                                                                                     |  |

#### Note: Values in each one of the events are based on the previous table. LED descriptor.

### 12.8.3.2 Temperature Configuration Block

| Offset | Event                 | Description                                         | Resolution |
|--------|-----------------------|-----------------------------------------------------|------------|
| 0000h  | offsetToNextBlock     | Offset in bytes from this location to the beginning |            |
|        |                       | of the next configuration block                     |            |
| 0002h  | configBlockType       | Configuration block type based on Table 12-48       |            |
|        |                       | Configuration block types                           |            |
| 0004h  | OTWCriticalComponent1 |                                                     | 1 °C       |
| 0006h  | OTPCriticalComponent1 |                                                     | 1 °C       |
| 0008h  | OTWCriticalComponent2 |                                                     | 1 °C       |
| 000Ah  | OTPCriticalComponent2 |                                                     | 1 °C       |
| 000Ch  | OTWAmbient            |                                                     | 1 °C       |
| 000Eh  | OTPAmbient            |                                                     | 1 °C       |
| 0010h  | OTWExit               |                                                     | 1 °C       |
| 0012h  | OTPExit               |                                                     | 1 °C       |
|        |                       |                                                     |            |

### Table 12-51 Power supply temperature thresholds

**Note:** The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.

#### 12.8.3.3 Main Output Configuration Block

| Offset | Event                    | Description                                         | Resolution |
|--------|--------------------------|-----------------------------------------------------|------------|
| 0000h  | offsetToNextBlock        | Offset in bytes from this location to the beginning |            |
|        |                          | of the next configuration block                     |            |
| 0002h  | configBlockType          | Configuration block type based on Table 12-48       |            |
|        |                          | Configuration block types                           |            |
| 0004h  | Over Voltage Protection  |                                                     | 0.1 Volt   |
| 0006h  | Over Voltage Warning     |                                                     | 0.1 Volt   |
| 0008h  | Under Voltage Protection |                                                     | 0.1 Volt   |
| 000Ah  | Under Voltage Warning    |                                                     | 0.1 Volt   |
| 000Ch  | Over Power Protection    |                                                     | 1 Watt     |
| 000Eh  | Over Power Warning       |                                                     | 1 Watt     |

Table 12-52 Power supply main output's thresholds

| 0010h | Over Current Protection | 0.1 Ampere |
|-------|-------------------------|------------|
| 0012h | PL4 Level               | 0.1 Ampere |
| 0014h | PL4 Duration            | 1 us       |
| 0016h | PL3 Level               | 0.1 Ampere |
| 0018h | PL3 Duration            | 1 ms       |
| 001Ah | PL2 Level               | 0.1 Ampere |
| 001Ch | PL2 Duration            | 1 ms       |
| 001Eh | PL1 Level               | 0.1 Ampere |
| 0020h | PL1 Duration            | 1 ms       |
|       |                         |            |

#### Notes:

- 1. The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.
- 2. A value of 0 (Zero) in any of the Duration fields will indicate that the power supply shall not wait to trigger the event.

### 12.8.3.4 Standby Output Configuration Block

| Offset | Event                    | Description                                                                            | Resolution |
|--------|--------------------------|----------------------------------------------------------------------------------------|------------|
| 0000h  | offsetToNextBlock        | Offset in bytes from this location to the beginning<br>of the next configuration block |            |
| 0002h  | configBlockType          | Configuration block type based on Table 12-48<br>Configuration block types             |            |
| 0004h  | Over Voltage Protection  |                                                                                        | 0.1 Volt   |
| 0006h  | Over Voltage Warning     |                                                                                        | 0.1 Volt   |
| 0008h  | Under Voltage Protection |                                                                                        | 0.1 Volt   |
| 000Ah  | Under Voltage Warning    |                                                                                        | 0.1 Volt   |
| 000Ch  | Over Power Protection    |                                                                                        | 1 Watt     |
| 000Eh  | Over Power Warning       |                                                                                        | 1 Watt     |
| 0010h  | Over Current Protection  |                                                                                        | 0.1 Ampere |
| 0012h  | PL2 Level                |                                                                                        | 0.1 Ampere |
| 0014h  | PL2 Duration             |                                                                                        | 1 ms       |
| 0016h  | PL1 Level                |                                                                                        | 0.1 Ampere |
| 0018h  | PL1 Duration             |                                                                                        | 1 ms       |
|        |                          |                                                                                        |            |

#### Table 12-53 Power supply standby output's thresholds

### Notes:

- 1. The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.
- 2. A value of 0 (Zero) in any of the Duration fields will indicate that the power supply shall not wait to trigger the event.

### 12.8.3.5 Input Configuration Block

| Offset | Event                   | Description                                         | Resolution |
|--------|-------------------------|-----------------------------------------------------|------------|
| 0000h  | offsetToNextBlock       | Offset in bytes from this location to the beginning |            |
|        |                         | of the next configuration block                     |            |
| 0002h  | configBlockType         | Configuration block type based on Table 12-48       |            |
|        |                         | Configuration block types                           |            |
| 0004h  | Over Voltage Protection |                                                     | 0.1 Volt   |
| 0006h  | Over Voltage Warning    |                                                     | 0.1 Volt   |

|--|

| 0008h | Under Voltage Protection | 0.1 Volt   |
|-------|--------------------------|------------|
| 000Ah | Under Voltage Warning    | 0.1 Volt   |
| 000Ch | Over Power Protection    | 1 Watt     |
| 000Eh | Over Power Warning       | 1 Watt     |
| 0010h | Over Current Protection  | 0.1 Ampere |
| 0012h | Over Current Warning     | 0.1 Ampere |
|       |                          | <br>       |

#### Notes:

- 1. The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.
- 2. A value of 0 (Zero) in any of the fields will indicate that the power supply shall not trigger the event.

#### 12.8.3.6 Fans Configuration Block

| Offset | Event                | Description                                         | Resolution |
|--------|----------------------|-----------------------------------------------------|------------|
| 0000h  | offsetToNextBlock    | Offset in bytes from this location to the beginning |            |
|        |                      | of the next configuration block                     |            |
| 0002h  | configBlockType      | Configuration block type based on Table 12-48       |            |
|        |                      | Configuration block types                           |            |
| 0004h  | Fan1FaultLowRPM      |                                                     | 1 RPM      |
| 0006h  | Fan1FaultLowRPMDelay |                                                     | 1 ms       |
| 0008h  | Fan1MinRPM           |                                                     | 1 RPM      |
| 000Ah  | Fan1MaxRPM           |                                                     | 1 RPM      |
| 000Ch  | Fan2FaultLowRPM      |                                                     | 1 RPM      |
| 000Eh  | Fan2FaultLowRPMDelay |                                                     | 1 ms       |
| 0010h  | Fan2MinRPM           |                                                     | 1 RPM      |
| 0012h  | Fan2MaxRPM           |                                                     | 1 RPM      |
|        |                      |                                                     |            |

#### Notes:

- 1. The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.
- 2. A value of 0 (Zero) in any of the Duration fields will indicate that the power supply shall not wait to trigger the event.

### 12.8.3.7 Timing Configuration Block

| Offset | Parameter                | Description                                         | Resolution |
|--------|--------------------------|-----------------------------------------------------|------------|
| 0000h  | offsetToNextBlock        | Offset in bytes from this location to the beginning |            |
|        |                          | of the next configuration block                     |            |
| 0002h  | configBlockType          | Configuration block type based on Table 12-48       |            |
|        |                          | Configuration block types                           |            |
| 0004h  | Toff_latch               |                                                     | 1 ms       |
| 0006h  | Tpson_on_delay           |                                                     | 1 ms       |
| 0008h  | Tpwok_on                 |                                                     |            |
| 000Ah  | Tpwok_off                |                                                     |            |
| 000Ch  | Tpwok_low                |                                                     |            |
| 000Eh  | InputLostToSMBAlertDelay |                                                     | 1 ms       |
| 0010h  | InputLostToVINOKDelay    |                                                     | 1 ms       |
| 0012h  | InputRegainToVINOKDelay  |                                                     | 1 ms       |

#### Table 12-56 Power supply timing configuration

| 0014h | InputTurnONVoltage  | 0.1 Volt  |
|-------|---------------------|-----------|
| 0016h | InputTurnOFFVoltage | 0.1 Volt  |
| 0018h | InputAvrgCycles     | AC cycles |
|       |                     | <br>      |

#### Notes:

1. The power supply will use a default value depending on its design for any value in the previous table that go beyond the physical limits to avoid damage.

#### 12.8.3.8 Latch on Fault Condition Configuration Block

| Offset | Bit | Event                 | Description                               | Options             |
|--------|-----|-----------------------|-------------------------------------------|---------------------|
| 0000h  |     | offsetToNextBlock     | Offset in bytes from this location to the |                     |
|        |     |                       | beginning of the next configuration block |                     |
| 0002h  |     | configBlockType       | Configuration block type based on Table   |                     |
|        |     |                       | 12-48 Configuration block types           |                     |
| 0004h  | 0   | MainOutputOCP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 1   | MainOutputOVP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 2   | MainOutputUVP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 3   | MainOutputOPP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 4   | StbyOutputOCP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 5   | StbyOutputOVP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 6   | StbyOutputUVP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 7   | StbyOutputOPP         |                                           | 1=Latch, 0=No Latch |
| 0004h  | 8   | InputOCP              |                                           | 1=Latch, 0=No Latch |
| 0004h  | 9   | InputOVP              |                                           | 1=Latch, 0=No Latch |
| 0004h  | 10  | InputUVP              |                                           | 1=Latch, 0=No Latch |
| 0004h  | 11  | InputOPP              |                                           | 1=Latch, 0=No Latch |
| 0004h  | 12  | AmbientTempOTP        |                                           | 1=Latch, 0=No Latch |
| 0004h  | 13  | CritComponent1TempOTP |                                           | 1=Latch, 0=No Latch |
| 0004h  | 14  | CritComponent2TempOTP |                                           | 1=Latch, 0=No Latch |
| 0004h  | 15  | ExitTempOTP           |                                           | 1=Latch, 0=No Latch |
| 0005h  | 0   | FanFault              |                                           | 1=Latch, 0=No Latch |
|        |     |                       |                                           |                     |

#### Table 12-57 Power supply latch on fault condition configuration block

### 12.8.3.9 Data & Sidebands Serialization Interface Configuration Block

The sidebands and/or data to be serialized through the DSSI shall be provided in the Design Specification.

#### 12.8.3.10 Miscellaneous Configuration Block

| Offset | Bit | Event             | Description                                                                                                                          | Options                                                                                                    |
|--------|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| 0000h  |     | offsetToNextBlock | Offset in bytes from this location to the<br>beginning of the next configuration<br>block                                            |                                                                                                            |
| 0002h  |     | configBlockType   | Configuration block type based on<br>Table 12-48 Configuration block types                                                           |                                                                                                            |
| 0004h  | 0   | OTPConfigFile     | One-time programmable configuration<br>file. If this bit is set the configuration<br>file can no longer be updated in the M-<br>CRPS | 1 = One Time programmable<br>only (factory), 0 = Allow<br>multiple configuration file<br>updates on field. |
| 0004h  | 1   | 3-StatePSON       | Configure 3-state or 2-state PSON input signal                                                                                       | 1 = 3-state, 0 = 2-state PSON                                                                              |
| 0004h  | 2   | ImonSensitivity   | Configures 0-2mA equals 0 to 200% or<br>10uA/A sensitivities for the Imon<br>output signal                                           | 1 = 0-2mA, 0 = 10uA/A                                                                                      |

Table 12-58 Miscellaneous configuration block

| 0004h | 3      | Imon/presence       | Configures pin S13 of the power supply as Imon or as Presence                 | 1 = Imon active, 0 = Imon<br>disabled and pin is held low |
|-------|--------|---------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|
|       |        |                     | as mon or as presence                                                         | (presence)                                                |
| 0004h | 4      | Reserved            |                                                                               |                                                           |
| 0004h | 5      | Reserved            |                                                                               |                                                           |
| 0004h | 6      | Reserved            |                                                                               |                                                           |
| 0004h | 7      | Reserved            |                                                                               |                                                           |
| 0004h | 8      | Reserved            |                                                                               |                                                           |
| 0004h | 9      | Reserved            |                                                                               |                                                           |
| 0004h | 10     | Reserved            |                                                                               |                                                           |
| 0004h | 11     | Reserved            |                                                                               |                                                           |
| 0004h | 12     | Reserved            |                                                                               |                                                           |
| 0004h | 13     | Reserved            |                                                                               |                                                           |
| 0004h | 14     | Reserved            |                                                                               |                                                           |
| 0004h | 15     | Reserved            |                                                                               |                                                           |
| 0005h | [15:0] | ColdStandby1Enable  | Enable threshold for $V_{CR_{ON}_{EN}}$                                       | 0 to 8V; Resolution of<br>1mV/LSB                         |
| 0006h | [15:0] | ColdStandby1Disable | Disable threshold for $V_{CR\_ON\_DIS}$                                       | 0 to 8V; Resolution of<br>1mV/LSB                         |
| 0007h | [15:0] | ColdStandby2Enable  | Enable threshold for $V_{\text{CR}_{\text{ON}_{\text{EN}}}}$                  | 0 to 8V; Resolution of<br>1mV/LSB                         |
| 0008h | [15:0] | ColdStandby2Disable | Disable threshold for $V_{CR\_ON\_DIS}$                                       | 0 to 8V; Resolution of<br>1mV/LSB                         |
| 0009h | [15:0] | ColdStandby3Enable  | Enable threshold for $V_{\mbox{\tiny CR}_{\mbox{\tiny ON}_{\mbox{\tiny EN}}}$ | 0 to 8V; Resolution of<br>1mV/LSB                         |
| 000Ah | [15:0] | ColdStandby3Disable | Disable threshold for $V_{CR\_ON\_DIS}$                                       | 0 to 8V; Resolution of<br>1mV/LSB                         |
|       |        |                     |                                                                               |                                                           |

### 12.8.4 Embedded Code Area Definition

The configuration file shall have an embedded executable code area so the user-defined code can be run. The endianness of the executable area will depend on the MCU's endianness. Each one of the embedded code blocks shall include an offset pointing to the next block and the type of embedded code base in the following table.

| Executable code block type | Value |
|----------------------------|-------|
| Fan speed control          | 0001h |
| Over temperature           | 0002h |
| Output over current        | 0003h |
| Input voltage              | 0004h |
| Data serialization         | 0005h |
| Debug                      | 0006h |
|                            |       |

Table 12-59 Embedded executable code block types

Depending on the type of embedded executable code listed in the previous table the return structure will change accordingly, the definition of each return structure is defined on each one of the following subsections.

#### 12.8.4.1 Executable Code Block Definition

| Offset | Event             | Description                                                                         |  |
|--------|-------------------|-------------------------------------------------------------------------------------|--|
| 0000h  | offsetToNextBlock | Offset in bytes from this location to the beginning of the next configuration block |  |
| 0002h  | codeBlockType     | Configuration block type based on Table 12-59 Embedded executable code block types  |  |

| 0004h | TaskName[16]      | String with the code block name, null terminated           |
|-------|-------------------|------------------------------------------------------------|
| 0006h | ExecRateMs        | Execution rate of the task in milli-seconds                |
| 0008h | RAMScratchpadSize | Amount of RAM needed by the executable code block in bytes |
| 000Ah | TaskSize          | Size of the executable code block in bytes                 |
| 000Ch | executableCode    | Beginning of the executable code                           |
|       |                   |                                                            |

### 12.8.5 Data Table Area Definition

If used, the content of the data table will be defined in the configuration file provided by the customer.

### 12.8.6 Configuration File Creation



Figure 12-43 Configuration file creation graphical representation

### 12.9 Security

The M-CRPS shall support Firmware attestation and device authentication via Security Protocol and Data Model (SPDM) v1.2 over PMBus using the command DAh. Figure 12-32 shows a general Request/Response flow and Figure 12-45 the selected SPDM messages used in the M-CRPS.

The full SPDM Spec is available from DMTF organizations webpage here: <a href="https://www.dmtf.org/">https://www.dmtf.org/</a>



Figure 12-44 General SPDM Request/Response Flow



Figure 12-45 Selected SPDM Messages

### 12.9.1 Measurement

All measurements within the M-CRPS shall be made using SHA-384. The following areas of memory shall be individually measured at boot time with an immutable boot ROM:

| Table 12-61 Measurement areas                     |                           |  |  |  |
|---------------------------------------------------|---------------------------|--|--|--|
| Memory Area                                       | SPDM Measurement Block ID |  |  |  |
| Main Application (Secondary side Microcontroller) | 01h                       |  |  |  |
| Configuration File Area                           | 02h                       |  |  |  |
| Main Application (Primary side Microcontroller)   | 03h                       |  |  |  |
| Third Microcontroller                             | 04h                       |  |  |  |
| Fourth Microcontroller                            | 05h                       |  |  |  |
| Reserved                                          | 06h-FFh                   |  |  |  |

### 12.9.2 Firmware Attestation

The BMC may attest the firmware of the power supply through the use of the SPDM GET\_MEASUREMENTS request. The M-CRPS shall respond to the BMC with the measurements for each area requested. If M-CRPS is ready when the GET\_MEASUREMENTS request is received, then it shall respond with the MEASUREMENTS response otherwise it shall respond with an ERROR response with the error ID set to "ResponseNotReady".

### 12.9.3 Device Authentication

To support device authentication the M-CRPS shall support the ECDSA Sign/Verify protocol using the NIST P-384 algorithm. The BMC may request to authorize the device through the use of the CHALLENGE request. The M-CRPS shall respond to the CHALLENGE request with an ERROR response with the error ID set to "ResponseNotReady". Once the challenge has been signed according to the SPDM spec the M-CRPS shall respond to the BMC's next RESPOND\_WHEN\_READY request with the CHALLENGE\_AUTH response.

### 12.9.4 Code Protection

All microcontrollers within the M-CRPS shall enable code protections such that the FW on the device may not be read/written/erased or otherwise altered via any method other than authenticated signed images. This includes all debugging/programming pins.

# **13** Reliability

## 13.1 Component De-Rating

A component derating analysis shall be completed in accordance with internal derating procedure which based on Electronic Derating for Optimum Performance by Reliability Analysis Center (RAC). A limited life component identification and analysis shall be performed on all aluminum electrolytic capacitors or any other potentially limited life components used in the design of the assembly. The latest supplier's equation shall be used to calculate capacitor life expectancy

**Test Conditions** 

• Multiple sources shall be included in this analysis

- All components used in PSU shall be qualified in accordance with the appropriate JEDEC standard as well as Internal Component Engineering qualification procedures and requirements
- Input Voltage: Nominal (HL  $200V_{AC} 240V_{AC}$ ; LL  $100V_{AC} 120V_{AC}$ )
- Output current: 80%, 100% full load on all rails including standby.
- Inlet Ambient Temperature: Max Ambient (per Safety submittal conditions of the Design Specification)
- Altitude: Sea Level
- Back Pressure: 0" of H<sub>2</sub>O
- Pass/Fail Criteria
  - PSU shall comply with internal Component Derating Specification at ≤80% load
  - Components shall not exceed specs limits at >80% & ≤100% load

The following component de-rating guidelines shall be followed. Any exceptions are subject to final approval.

| Component Type                                                                                                                                              | Parameter                                                                                                                                                                                                                        | Derating Criteria                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Capacitors                                                                                                                                                  |                                                                                                                                                                                                                                  |                                                      |
| Aluminum Liquid Capacitor (Fixed<br>Aluminum Liquid Electrolyte Type)                                                                                       | DC Voltage<br>Ambient Rated Temperature<br>Minimum life determined using worst-case operating<br>condition for the capacitor and 100% System Duty<br>Cycle.                                                                      | 85%<br>≥105°C<br>See below for detail                |
|                                                                                                                                                             | Rated Ripple Current (no adjustment for frequency or<br>temperature factors)<br>Minimum Life<br>High Voltage Bulk Storage Cap Max Voltage (>200V) at<br>peak steady state conditions.                                            | 80%<br>7 years<br>100%                               |
| Aluminum Solid Capacitor (Fixed<br>Aluminum Solid Electrolyte Type<br>(includes Organic Semi-conductive<br>(OSCON), Conductive Polymer, Solid<br>Aluminum)) | Applied DC Voltage (Working Voltage)<br>AC Ripple + DC (Operating Voltage)<br>Voltage Type Definitions                                                                                                                           | 80%<br>95%                                           |
|                                                                                                                                                             | Ambient Rated Temperature<br>Maximum measured Case Temp below Ambient<br>Rated Temperature<br>Minimum life calculated using worst-case operating<br>condition for the capacitor and 100% System Duty<br>Cycle.<br>Ripple Current | ≥105°C<br>Tmax - 15°C<br>See below for detail<br>80% |
|                                                                                                                                                             | Minimum Life                                                                                                                                                                                                                     | 7 years                                              |

#### Table 13-1 Component de-rating guidelines

| Component Type                         | Parameter                                                                    | Derating Criteria    |
|----------------------------------------|------------------------------------------------------------------------------|----------------------|
| Aluminum Hybrid Capacitor (Fixed       |                                                                              |                      |
| Aluminum Hybrid Electrolytic Type)     | DC Voltage                                                                   | 85%                  |
|                                        | Ambient Rated Temperature                                                    | ≥105°C               |
|                                        | Minimum life determined using worst-case operating                           | See below for detail |
|                                        | condition for the capacitor and 100% System Duty                             |                      |
|                                        | Cycle.                                                                       | 20%                  |
|                                        | Rated Ripple Current (no adjustment for frequency or<br>temperature factors) | 80%                  |
|                                        | Minimum Life                                                                 | 7 years              |
|                                        | High Voltage Bulk Storage Cap Max Voltage (>200V)                            | 100%                 |
|                                        | at peak steady state conditions.                                             | 100/0                |
| Tantalum Capacitor (Fixed Solid        |                                                                              |                      |
| Tantalum Type)                         | Working DC Voltage:                                                          | 30%                  |
|                                        | Ambient Rated Temperature                                                    | ≥105°C               |
|                                        | Maximum Case Temperature below Max Ambient                                   | Tmax - 20°C          |
|                                        | Limit                                                                        |                      |
|                                        | Ripple Current                                                               | 70%                  |
|                                        | Reverse Voltage (% of Forward Voltage)                                       | 2%                   |
| Ceramic Capacitor (Fixed Ceramic – Pin | DC Voltage                                                                   | 85%                  |
| Through Hole (PTH))                    | Ambient Temperature                                                          | Tmax - 10°C          |
| MLCC (Fixed Multilayer Ceramic         | All Applications and Temperature Ratings                                     |                      |
| Capacitors – Surface Mount Device      | Requirements:                                                                |                      |
| (SMD))                                 | DC Voltage                                                                   | 85%                  |
|                                        | Ambient Temperature                                                          | Tmax - 10°C          |
|                                        | Additional Power and Critical Function Applications                          |                      |
|                                        | Requirements:                                                                | ≥105°C               |
|                                        | Ambient Rated Temperature<br>Surface temp Max                                | 2103 C               |
|                                        | 105°C Ambient rated                                                          | 90°C                 |
|                                        | 125°C Ambient rated                                                          | 110°C                |
|                                        |                                                                              | 110 0                |
| MLPC (Multilayer Polymer Aluminum      |                                                                              |                      |
| Capacitor)                             | Applied DC Voltage (Working Voltage)                                         | 80%                  |
|                                        | AC Ripple + DC (Operating Voltage)                                           | 95%                  |
|                                        | Voltage Type Definitions                                                     |                      |
|                                        |                                                                              |                      |
|                                        | Ripple Voltage                                                               |                      |
|                                        | $\land \land \land \land \land$                                              |                      |
|                                        |                                                                              |                      |
|                                        | Rated Voltage                                                                |                      |
|                                        |                                                                              |                      |
|                                        | Operating Working<br>Voltage Voltage                                         |                      |
|                                        |                                                                              |                      |
|                                        | Time (s)                                                                     |                      |
|                                        |                                                                              |                      |
|                                        | Ambient Rated Temperature                                                    | ≥105°C               |
|                                        | Maximum measured Case Temp below Ambient                                     | Tmax - 15°C          |
|                                        | Rated Temperature                                                            |                      |
|                                        | Minimum life calculated using worst-case operating                           | See below for detail |
|                                        | condition for the capacitor and 100% System Duty                             |                      |
|                                        | Cycle.<br>Ripple Current                                                     | 80%                  |
|                                        | Minimum Life                                                                 | 7 years              |
| Plastic Film Capacitor (Fixed Film     | Voltage (% of Max rated)                                                     | 90%                  |
| (Paper/Plastic) Capacitor (Fixed Film  | Ambient Temperature                                                          | 90%<br>Tmax - 10°C   |
| X-Y Capacitor (Fixed X and Y Capacitor | Voltage (% of Max rated)                                                     | 90%                  |
| (Ceramic or Film, including Safety     | Ambient Temperature                                                          | 90%<br>Tmax - 10°C   |
| Lectarine of Finity meluumg Jarety     |                                                                              | 111ax - 10 C         |

| Component Type                           | Parameter                                                                                   | Derating Criteria                 |
|------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------|
| Tantalum Polymer Capacitor (Fixed        |                                                                                             |                                   |
| Tantalum Polymer Type (includes POS-     | Applied DC Voltage (Working Voltage)                                                        | 80%                               |
| CAP, KOCAP, Neocap, SP caps))            | Applied AC Ripple + DC Voltage (Operating Voltage)                                          | 95%                               |
|                                          | Voltage Type Definitions                                                                    |                                   |
|                                          | voltage type Definitions                                                                    |                                   |
|                                          |                                                                                             |                                   |
|                                          |                                                                                             |                                   |
|                                          |                                                                                             |                                   |
|                                          |                                                                                             |                                   |
|                                          | Rated<br>Voltage                                                                            |                                   |
|                                          | Operating Working                                                                           |                                   |
|                                          | Voltage Voltage                                                                             |                                   |
|                                          |                                                                                             |                                   |
|                                          | Time (s)                                                                                    |                                   |
|                                          | Ambient Rated Temperature                                                                   | ≥105°C                            |
|                                          |                                                                                             |                                   |
|                                          | Measured Case (surface) Temp rise above Measured<br>Ambient Operating temperature           | 10°C                              |
|                                          | Surge Current                                                                               | 10 Amp peak                       |
|                                          | Reverse Voltage                                                                             | 5% or 0.5V (Whichever is smaller) |
|                                          | Minimum life calculated using worst-case operating<br>condition and 100% System Duty Cycle. | See below for detail              |
|                                          | Ripple Current                                                                              | 80%                               |
|                                          | Minimum Life                                                                                | 7 years                           |
| EDLC Capacitor (EDLC radial lead         |                                                                                             | , years                           |
| (includes Supercaps))                    | Applied DC Voltage                                                                          | 80%                               |
| (includes supercups))                    | Case Temp below Max Case Operating Limit                                                    | 20°C                              |
|                                          | Charge / Discharge Current                                                                  | 90%                               |
|                                          | Minimum life calculated using worst-case operating                                          | See below for detail              |
|                                          | condition and 100% System Duty Cycle.                                                       | See below for detail              |
|                                          | Regarding the selection of the life formula used,                                           |                                   |
|                                          | failure is defined as when an EDLC's capacitance                                            |                                   |
|                                          | changes ±30% from its initial value. Life Formula used                                      |                                   |
|                                          | shall apply this definition.                                                                |                                   |
|                                          | (Example: If EDLC's initial capacitance equals 10F,                                         |                                   |
|                                          | then failure is when the measured capacitance is less                                       |                                   |
|                                          | than 7F or greater than 13F.)                                                               |                                   |
|                                          | Minimum Life                                                                                | 7 years                           |
| Resistors                                |                                                                                             |                                   |
| Fixed Film Resistor (Fixed Film (Chip    | Power Dissipation                                                                           | 70%                               |
| Discrete and SMD))                       | Ambient Temperature                                                                         | Tmax - 24°C                       |
| Zero Ohm Resistor (Zero Ohm<br>Resistor) | Current                                                                                     | 84%                               |
| Composition (Composition)                | Power Dissipation                                                                           | 70%                               |
|                                          | Ambient Temperature                                                                         | Tmax - 18°C                       |
| Variable Resistor (Variable)             | Power Dissipation                                                                           | 70%                               |
|                                          | Ambient Temperature                                                                         | T                                 |
|                                          | Non-wirewound                                                                               | Tmax - 31°C                       |
|                                          | Wirewound                                                                                   | Tmax - 19°C                       |
| Thermistor Resistor (Thermistor)         | Power Dissipation                                                                           | 50%                               |
|                                          | Ambient Temperature                                                                         | Tmax - 50°C                       |
| Wirewound Power Resistor                 | Power Dissipation                                                                           | 70%                               |
| (Wirewound Power)                        | Voltage                                                                                     | 70%                               |
|                                          | Ambient Temperature                                                                         | Tmax - 10°C                       |

| Component Type                                                             | Parameter                                                            | Derating Criteria           |
|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------|
| Miscellaneous                                                              |                                                                      |                             |
| Metal Oxide VAR Resistor (Metal                                            | Power Dissipation                                                    | 60%                         |
| Oxide Varistors (MOV))                                                     | Max Steady State Operating Voltage/or Clamping Voltage               | 35%                         |
|                                                                            | Max Current                                                          | 90%                         |
| Module (Module) (includes Flash                                            | Ambient Temperature                                                  | 100%                        |
| Memory devices)                                                            |                                                                      |                             |
| Non-certified Circuit Breakers (Circuit Breakers)                          | Current                                                              | 90%                         |
| Certified Circuit Breakers (Circuit<br>Breakers with Safety Agency Rating) | Current                                                              | 100%                        |
| Non-certified Fuses (Fuses)                                                | Current                                                              | 90%                         |
|                                                                            | Current (time delay fuse)                                            | 85%                         |
| Certified Fuses (Fuses with Safety<br>Agency Rating)                       | Current                                                              | 100%                        |
| PTC (Polymeric Positive Temperature                                        | Derating is to follow the PTC manufacturer's derating                | Manufacturer recommendation |
| Coefficient (PTC) Overcurrent                                              | recommendations. Key parameters to consider in                       |                             |
| Protector)                                                                 | derating are current (Ihold, Imax) and component                     |                             |
|                                                                            | ambient temperature.                                                 |                             |
| Signal Connectors (Connectors, Signal)                                     |                                                                      |                             |
|                                                                            | Ambient Temperature                                                  | Tmax - 25°C                 |
|                                                                            | Note: Wire size used in application shall comply with                |                             |
|                                                                            | connector specification and rated current.                           |                             |
|                                                                            | Voltage (% of Dielectric Withstand Voltage)                          | 80%                         |
|                                                                            | Current                                                              | 85%                         |
| Power Connectors (Connectors,                                              |                                                                      |                             |
| Power)                                                                     | Ambient-Temperature                                                  | Tmax - 25°C                 |
|                                                                            | Note: Wire size used in application shall comply with                |                             |
|                                                                            | connector specification and rated current.                           |                             |
|                                                                            | Voltage (% of Dielectric Withstand Voltage)                          | 80%                         |
|                                                                            | Current (per pin, single or parallel pin configuration)              | 85%                         |
|                                                                            | Current (per pin, parallel pin configuration with one<br>broken pin) | 100%                        |
| Dual Connector (Connectors,                                                | Signal pins and power pins shall be derated separately               |                             |
| Combined (Signal and power pins in                                         | using the worst-case-power pin and worst-case signal                 |                             |
| same connector housing))                                                   | pin stresses.                                                        |                             |
|                                                                            | Signal pins, use same criteria as Connectors, Signa l                | See above                   |
|                                                                            | Power pins, use same criteria as Connectors, Power                   | See above                   |
| Certified Connectors (Connectors,                                          | Only power or combined connectors may have a safety                  | 100%                        |
| Power or Combined with Safety                                              | agency rating. Rating shall include current, voltage, and            |                             |
| Agency Rated)                                                              | temperature.                                                         |                             |
| Application Specific Connectors                                            | Derating not required for connectors developed and                   | N/A                         |
| (Connectors, Application Specific)                                         | qualified for a specific application and are being used in           |                             |
|                                                                            | that application (for example, processor sockets and DIMM sockets)   |                             |
| 2-30 Conductors Bundled Wire                                               | 2-5 Conductors, Current                                              | 70%                         |
| Conductor (Bundled Wire Conductor)                                         | 6-15 Conductors, Current                                             | 60%                         |
| (Rack level cabling only)                                                  | 16-30 Conductors, Current                                            | 50%                         |
| Relay (Relays)                                                             | Resistive Load Current                                               | 90%                         |
|                                                                            | Capacitive Load Current                                              | 90%                         |
|                                                                            | Inductive Load Current                                               | 75%                         |
|                                                                            | Ambient Temperature                                                  | Tmax - 20°C                 |
|                                                                            | Motor Load Current                                                   | 30%                         |
|                                                                            | Filament (Lamp)                                                      | 20%                         |
|                                                                            | ,                                                                    |                             |
|                                                                            | Contact Power                                                        | 70%                         |

| Component Type                                                                        | Derating Criteria                                        |                            |  |  |
|---------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------|--|--|
| General Purpose Switch / Power                                                        |                                                          |                            |  |  |
| Switch (Switches (General Purpose                                                     | Contact Current                                          |                            |  |  |
| and Power))                                                                           | Resistive Load                                           | 90%                        |  |  |
|                                                                                       | Capacitive Load                                          | 90%                        |  |  |
|                                                                                       | Motor Load                                               | 30%                        |  |  |
|                                                                                       | Filament (Lamp) Load                                     | 20%                        |  |  |
|                                                                                       | Contact Current                                          |                            |  |  |
|                                                                                       | Inductive Load                                           | 75%                        |  |  |
|                                                                                       | Contact Power                                            | 70%                        |  |  |
|                                                                                       | Contact Surge Current                                    | 80%                        |  |  |
| Certified Power Switch (Switches                                                      | Contact Current                                          | 100%                       |  |  |
| (Power) with Safety Agency Rating)                                                    | Ambient Temperature                                      | 100%                       |  |  |
| ESD Device (ESD & Surge Suppression                                                   | For all parameters use per manufacturer's specifications | -                          |  |  |
| components)                                                                           | Note: These are components that are used to protect      |                            |  |  |
|                                                                                       | system or circuit elements from transient stresses       |                            |  |  |
|                                                                                       | beyond those encountered during normal operation         |                            |  |  |
| Crystals / Oscillators (Crystals and Shall meet all parameters use per manufacturer's |                                                          | -                          |  |  |
| Oscillators)                                                                          | specifications considering all modes of operation        |                            |  |  |
|                                                                                       | including fan fault condition                            |                            |  |  |
| Diodes                                                                                |                                                          |                            |  |  |
| Diode General Purpose                                                                 |                                                          |                            |  |  |
| General Purpose (Signal, Switching, or                                                | Reverse Voltage                                          | 80%                        |  |  |
| Power Rectifier)                                                                      | Maximum Tj                                               | 0.75(Tjmax - 25°C) + 20°C  |  |  |
|                                                                                       | Forward Current                                          | <100%                      |  |  |
| Diode SiC                                                                             |                                                          |                            |  |  |
| Silicon Carbide (SiC) Power Rectifier                                                 | Reverse Voltage                                          | 80%                        |  |  |
| Note: Do not avalanche SiC diodes                                                     | Maximum Tj                                               | 0.75(Tjmax - 25°C) + 20°C  |  |  |
|                                                                                       | Forward Current                                          | <100%                      |  |  |
| Diode Regulator / Zener                                                               | Maximum Tj                                               | 0.75(Tjmax - 25°C) + 20°C  |  |  |
| Voltage Regulator / Reference                                                         | Maximum Power Dissipation                                | 100%                       |  |  |
| (including Zener)                                                                     |                                                          |                            |  |  |
| Diode Thyristor / SCR                                                                 | On-State Current (It)                                    | 90%                        |  |  |
| Thyristor, SCR, and Triac                                                             | Off-State Voltage (Vr)                                   | 70%                        |  |  |
|                                                                                       | Maximum Tj                                               | 0.75(Tjmax - 25°C) + 20° C |  |  |

| Component Type                          | Parameter                                                                                                       | Derating Criteria                   |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Microcircuits                           |                                                                                                                 |                                     |
| IC DrMOS (Driver MOS (DrMOS),           |                                                                                                                 |                                     |
| Power Stage, Smart Power Stage)         | The parameters stated in the component                                                                          |                                     |
|                                         | specification's "Absolute Maximum Ratings" table                                                                |                                     |
|                                         | shall be used in conjunction with the derating criteria                                                         |                                     |
|                                         | presented herein to determine maximum allowable                                                                 |                                     |
|                                         | stress levels.                                                                                                  |                                     |
|                                         | For the specific functions/pins (Vboot – Vsw, VCC,                                                              |                                     |
|                                         | VCCP)                                                                                                           |                                     |
|                                         | DC voltage only (Working Voltage)                                                                               | 90%                                 |
|                                         | AC + DC (Operating Voltage)                                                                                     | 95%                                 |
|                                         | For all other non-logic pins not listed above                                                                   |                                     |
|                                         | (NOTE: Logic pins require no derating)                                                                          |                                     |
|                                         | AC + DC voltage (Operating Voltage)                                                                             | 95%                                 |
|                                         | When only V <sub>(DC)</sub> is specified (with no visible sign of                                               | 95%                                 |
|                                         | Avalanche)                                                                                                      |                                     |
|                                         | Maximum duration of AC voltage excursion above                                                                  | 25ns                                |
|                                         | derated Vdc (when only V(DC) is specified.)                                                                     |                                     |
|                                         | Voltage Type Definitions                                                                                        |                                     |
|                                         | voltage type Definitions                                                                                        |                                     |
|                                         | Ripple Voltage<br>Rated<br>Voltage<br>Voltage<br>Voltage<br>Voltage<br>Voltage<br>Voltage<br>Voltage<br>Voltage |                                     |
|                                         | Maximum Junction Temperature (Tj)                                                                               |                                     |
|                                         | With worst-case steady state application loading                                                                | 0.75(Tjmax – 25°C) + 20°C           |
|                                         | When stressing with approved thermal virus                                                                      | Tjmax – 30°C                        |
|                                         | DC voltage only (Working Voltage)                                                                               | 95%                                 |
| IC POL (Point of Load Voltage           | Derating criteria is the same as for DrMOS                                                                      | N/A                                 |
| Regulator, Voltage Controller IC, Multi |                                                                                                                 |                                     |
| Chip Module (MCM), Monolithic           |                                                                                                                 |                                     |
| devices)                                |                                                                                                                 |                                     |
| IC Digital / Linear / Linear-Fixed      | Maximum Junction Temperature (Tj)                                                                               |                                     |
| Voltage                                 | Max rated Tj > 125°C                                                                                            | The greater of 115°C and 0.75(Tjmax |
| Silicon Digital & Linear IC's (MOS &    |                                                                                                                 | 25°C) + 20°C                        |
| Bipolar)                                | Max Rated Tj ≤ 125°C                                                                                            | Tj (rated) – 10°C                   |

| Component Type                       | Parameter                                                        | Derating Criteria                |
|--------------------------------------|------------------------------------------------------------------|----------------------------------|
| Transistors                          |                                                                  |                                  |
| Transistor Silicon FET (Silicon FET) | Maximum Junction Temperature (Tj)<br>Avalanche Energy            | 0.75(Tjmax – 25°C) + 20°C<br>50% |
|                                      | Voltage Type Definitions                                         |                                  |
|                                      | Gate – Source Voltage (Vgs)<br>DC voltage only (Working Voltage) | 85%                              |
|                                      | AC + DC voltage (Operating Voltage)                              | 95%                              |
|                                      | Drain – Source Breakdown Voltage (Vds)                           | <i>70 CC</i>                     |
|                                      | DC voltage only (Working Voltage)                                | 80%                              |
|                                      | AC + DC voltage (Operating Voltage)                              | 95%                              |

| Component Type                      | Parameter                                                                                                   | Derating Criteria                 |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Dual Silicon FET (Dual MOSFET)      | The same derating criteria applies to Dual FET as for a single FET. The derating on both FETs shall require | See Silicon FET derating criteria |
|                                     | stress data entry for each one individually.                                                                |                                   |
| Transistor Silicon Bipolar (Silicon | , , , , , , , , , , , , , , , , , , , ,                                                                     |                                   |
| Bipolar)                            | Collector-Emitter Breakdown Voltage (Vce)                                                                   | 80%                               |
|                                     | Maximum Junction Temperature (Tj)                                                                           | 0.75(Tjmax - 25°C) + 20°C         |
| Transistor Gallium Nitride (GaN)    | Maximum Junction Temperature (Tj)                                                                           | 0.75(Tjmax – 25°C) + 20°C         |
|                                     | Avalanche Energy                                                                                            | 50%                               |
|                                     |                                                                                                             |                                   |
|                                     | Voltage Type Definitions                                                                                    |                                   |
|                                     |                                                                                                             |                                   |
|                                     |                                                                                                             |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Rated Voltage                                                                                               |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Operating Working<br>Voltage Voltage                                                                        |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Time (s)                                                                                                    |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Gate – Source Voltage (Vgs)<br>DC voltage only (Working Voltage)                                            | 85%                               |
|                                     | AC + DC voltage (Operating Voltage)                                                                         | 85%<br>95%                        |
|                                     | Drain – Source Breakdown Voltage (Vds)                                                                      | 5376                              |
|                                     | DC voltage only (Working Voltage)                                                                           | 80%                               |
|                                     | AC + DC voltage (Operating Voltage)                                                                         | 95%                               |
| Transistor Silicon Carbide (SiC)    | Maximum Junction Temperature (Tj)                                                                           | 0.75(Tjmax – 25°C) + 20°C         |
|                                     | Avalanche Energy                                                                                            | 50%                               |
|                                     |                                                                                                             |                                   |
|                                     | Voltage Type Definitions                                                                                    |                                   |
|                                     | Ripple Voltage                                                                                              |                                   |
|                                     |                                                                                                             |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Rated                                                                                                       |                                   |
|                                     | S Voltage<br>Operating Working                                                                              |                                   |
|                                     | Voltage Voltage                                                                                             |                                   |
|                                     |                                                                                                             |                                   |
|                                     | Time (s)                                                                                                    |                                   |
|                                     | Gate – Source Voltage (Vgs)                                                                                 |                                   |
|                                     | DC voltage only (Working Voltage)                                                                           | 85%                               |
|                                     | AC + DC voltage (Operating Voltage)                                                                         | 95%                               |
|                                     | Drain – Source Breakdown Voltage (Vds)                                                                      |                                   |
|                                     | DC voltage only (Working Voltage)                                                                           |                                   |
| Transistor CoAc CoN DUENT (C-N)     | AC + DC voltage (Operating Voltage)                                                                         | 95%                               |
| Transistor, GaAs, GaN, PHEMT (GaN)  | Breakdown Voltage (Vce or Vds)<br>Maximum Junction Temperature (Tj)                                         | 80%<br>0.75(Tjmax - 25°C) + 30°C  |
| Magnetics                           |                                                                                                             |                                   |
| Transformer (Transformers – Pulse & | Current Surge (% of max rated)                                                                              | <100%                             |
| Power)                              | Voltage Surge (% of max rated)                                                                              | <100%                             |
|                                     | Current (Continuous)                                                                                        | 90%                               |
|                                     | Hot Spot temperature: (measured on hotspot of core                                                          |                                   |
|                                     | surface)<br>For transformers with UL60950 class rating                                                      |                                   |
|                                     | Class 105 (A)                                                                                               | 90°C                              |
|                                     | Class 120 (E)                                                                                               | 105°C                             |
|                                     | Class 130 (B)                                                                                               | 110°C                             |
|                                     | Class 155 (F)                                                                                               | 130°C                             |
|                                     | Class 180 (H)                                                                                               | 155°C                             |
|                                     | For transformers not covered by UL 60950                                                                    |                                   |

| Component Type                        | Parameter                                                | Derating Criteria         |  |
|---------------------------------------|----------------------------------------------------------|---------------------------|--|
|                                       | Temp below Max Rated Hot Spot                            | 25°C                      |  |
| Inductor Iron Powder (Inductor – Iron |                                                          |                           |  |
| Powder Core with Organic binders)     | Max peak current (including ripple, transient, and       | 100%                      |  |
|                                       | unbalance, where applicable) as % of rated Isat at       |                           |  |
|                                       | 100°C defined with -20% inductance roll-off              |                           |  |
|                                       | (Excluded are inductors when used in high frequency      |                           |  |
|                                       | / noise decoupling applications)                         |                           |  |
|                                       | Max operating Temperature (measured on hotspot of        | Tmax – 35°C               |  |
|                                       | core surface)                                            |                           |  |
| Inductor Ferrite (Inductor – Ferrite  | Max operating Temperature (measured on hotspot of        | Tmax – 25°C               |  |
| Core)                                 | core surface)                                            |                           |  |
|                                       | Max peak current (including ripple, transient, OCP and   | 100%                      |  |
|                                       | unbalance, where applicable) as % of rated Isat at 100°C |                           |  |
|                                       | defined with -20% inductance roll-off                    |                           |  |
|                                       | (Excluded are Ferrite Core Inductors – Rod and Bead      |                           |  |
|                                       | Type when used in high frequency / noise decoupling      |                           |  |
|                                       | applications)                                            |                           |  |
| nductor Other (Inductor – Other       | Max operating Temperature (measured on hotspot of        | Tmax – 25°C               |  |
| [High-temp powder alloys, Cool-μ,     | core surface)                                            |                           |  |
| Sendust, MPP, Metaglas, etc.])        | Max peak current (including ripple, transient, and       | 100%                      |  |
|                                       | unbalance, where applicable) as % of rated Isat at 100°C |                           |  |
|                                       | defined with -20% inductance roll-off                    |                           |  |
|                                       | (Excluded are inductors when used in high frequency /    |                           |  |
|                                       | noise decoupling applications)                           |                           |  |
| Inductor Wound (Inductor, Wound)      | Current Surge (% of max rated)                           | 85%                       |  |
|                                       | Voltage Surge (% of max rated)                           | <100%                     |  |
|                                       | Current (Continuous)                                     | <100%                     |  |
|                                       | Temp below Max Hot Spot (measured on hotspot of          | 90%                       |  |
|                                       | core surface)                                            |                           |  |
|                                       | Max peak current (including ripple, transient, and       | 100%                      |  |
|                                       | unbalance, where applicable) as % of rated Isat at 100°C |                           |  |
|                                       | defined with -20% inductance roll-off                    |                           |  |
|                                       | (Excluded are inductors when used in high frequency /    |                           |  |
|                                       | noise decoupling applications)                           |                           |  |
| Optoelectronics                       |                                                          |                           |  |
| LED (Light Emitting Diode)            | Average Forward Current                                  | 90%                       |  |
|                                       | Ambient Temperature                                      | <100%                     |  |
| Opto Coupler (Optocouplers)           | Power Dissipation                                        | 80%                       |  |
|                                       | Current                                                  | 75%                       |  |
|                                       | Voltage                                                  | 75%                       |  |
|                                       | Maximum Tj                                               | 0.75(Tjmax - 25°C) + 20°C |  |

# 13.2 Life Requirement

The power supply shall support **<u>5 years</u>** calculated life under the following conditions:

- 200-240VAC input
- 55°C inlet temperature
- 100% of the time at 80% load
- 950m altitude

The power supply shall support **<u>7 years</u>** calculated life under the following conditions:

- 200-240VAC input
- 55°C inlet temperature
- 100% of the time at 50% load
- 950m altitude

# 13.3 Meantime Between Failures (MTBF)

MTBF prediction shall be completed in accordance with Telcordia SR-332, Method 1 Case 3, 40°C.

- Input Voltage: Nominal (HL 200VAC 240VAC; LL 100VAC 120VAC)
- 100% average power (Dynamic loading per profile defined in Design Specification)
- Airflow: as specified in the PSU product specification
- Temperature: Maximum operating temperature
- Quality Level II parts required
- Greater than 400K Hours unless otherwise specified in PSU product specification
- Correction factor may be applied with supporting evidence at Reliability Engineer's discretion.

# 13.4 Reliability Demonstration Test

A Reliability Demonstrated Test may be conducted as an audit to demonstrate an MTBF goal of 400k hours (or greater if specified by the PSU Product Specification) at 90% Confidence Level using Arrhenius and Chi-Square Statistical methods. Audit criteria shall be based on new design and/or high-volume products. Suppliers identified for RDT audit shall be communicated during RFQ.

- Input Voltage: Nominal (HL  $200V_{AC} 240V_{AC}$ ; LL  $100V_{AC} 120V_{AC}$ )
- Load: 80%
- Power Cycling: 45 minutes On, 15 minutes Off
- Temperature: UOL-5, may disable OTP if needed
- Sample Size: 42 (total samples collected from selected suppliers)
- Test duration: 2,160 hours
- Test shall be time terminated (Type I Censoring), One-Sided Lower Confidence Level
- Monitor output voltages and/or PWOK signal
- Record time to fail when failure occurs

Other LOBs may require RDT be demonstrated to their predetermined MTBF goal. Consult Reliability Engineer or Power System Engineering for guidance.

# 13.5 Fan Reliability Qualification

- Derating Electronic Derating for Optimum Performance (RAC)
- Reliability prediction Telcordia SR-332
- Worst Case Electrical Parts Tolerance Analysis (WCEPTA)
- Fan L10 Bearing Life: 43,200 hours at max system ambient
- Probability Ratio Sequential Test (PRST): 128, 70C, Max RPM, 1000 hours



Figure 13-1 Fan accelerated life test (FALT) profile

- Combined Temperature Humidity Test (refer to TH profile below)
- Design Verification Test (DVT)

Test shall use 12 random samples with the same bearing, lubricant, and lubricant seal as production level fans. DVT report shall include the following test sequence:

- RPM, current and dBA measurement T0
- Hot /cold and humid storage test (Four corners)
- RPM, current and dBA measurement T1
- Hot /cold operation test (Four corners)
- RPM, current and dBA measurement T2
- Thermal shock test -40oC to 70oC, 50 cycles, 20 minutes dwell time.
- RPM, current and dBA measurement T3
- RPM, current and dBA shall be within the specification at each stage
- Shock and Vibration

The following tests shall be performed per Fan Shock and Vibration Test Procedure

- A Non-Operational Vibration test shall be completed.
- A Non-Operational Half Sine Shock test shall be completed.
- A Non-Operational Square Wave Shock test shall be completed.

| Test                                | Specification Test Parameter                                                                                                                              | Margin Test Parameter                                                                                                                                      |  |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Operational Random Vibration        | <ul> <li>0.5 G<sub>RMS</sub> using break points listed<br/>below in <i>Table 13-3</i></li> <li>All 6 sides tested</li> <li>30 minutes per side</li> </ul> | N/A                                                                                                                                                        |  |  |
| Non-Operational Random<br>Vibration | <ul> <li>2.2 G<sub>RMS</sub> using break points listed<br/>below in <i>Table 13-4</i></li> <li>15 minutes per side</li> <li>All 6 sides tested</li> </ul> | <ul> <li>3.12 G<sub>RMS</sub> using break points listed<br/>below in <i>Table 13-5</i></li> <li>15 minutes per side</li> <li>All 6 sides tested</li> </ul> |  |  |
| Operational Half Sine Shock         | <ul> <li>82 G ±5% with pulse duration of 2<br/>msec ±10% (equivalent to 40 in/sec<br/>[102 cm/sec])</li> <li>All 6 sides tested</li> </ul>                | <ul> <li>Increase in 40G increments until failure or 202G (2ms), whichever occurs first</li> <li>All 6 sides tested</li> </ul>                             |  |  |

#### Table 13-2 TH profile

| Non-Operational Half Sine Shock      | <ul> <li>142 G ±5% with pulse duration of 2<br/>msec ±10% (equivalent to 70 in/sec<br/>[178 cm/sec])</li> <li>All 6 sides tested</li> </ul> | <ul> <li>Increase in 60G increments until<br/>failure or 322G (2ms), whichever<br/>occurs first</li> <li>All 6 sides tested</li> </ul> |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Non-Operational Square Wave<br>Shock | <ul> <li>40 G Faired Square Wave w/Velocity<br/>Change @ 200 In/Sec [508 cm/sec] or<br/>greater</li> <li>All 6 sides tested</li> </ul>      | <ul> <li>Increase in 20G increments until failure or 80G (200in/sec), whichever occurs first.</li> <li>All 6 sides tested</li> </ul>   |

#### Table 13-3 Operational random test 0.5G<sub>RMS</sub> profile

| Frequency (Hz) | G²/Hz   |
|----------------|---------|
| 7              | 0.00015 |
| 20             | 0.014   |
| 140            | 0.014   |
| 312            | .000065 |
| 400            | .000035 |
| 600            | .000035 |
| 800            | .000023 |

Table 13-4 Non-operational random specification test 2.2 GRMS profile

| Frequency (Hz) | G²/Hz |
|----------------|-------|
| 5              | 0.01  |
| 20             | 0.01  |
| 500            | 0.01  |

Table 13-5 Non-operational random margin Test 3.12 G<sub>RMS</sub> profile

| Frequency (Hz) | G²/Hz |
|----------------|-------|
| 5              | 0.02  |
| 20             | 0.02  |
| 500            | 0.02  |

## 13.6 Solder Assembly Qualification

Shall be completed in accordance with Level 2 of Internal Solder-Assembly Reliability Qualification Requirements. The general lead-free qualification procedure is as described below:

- 1. Obtain component information (BOM, heat resistance, moisture sensitivity level).
- 2. Obtain printed circuit board assembly (PCBA), solder paste and process information (including measured reflow profile)
- 3. Ensure board assembly process, profile and factory conditions are compatible with PCB & component specifications.
- 4. Conduct board (PCBA) level test
  - Assemble boards at specified conditions
  - Perform C-SAM, X-ray on selected components
  - Perform thermal cycling
  - Perform post thermal cycling cross section analysis
- 5. Compile results and review with Reliability Engineer

PSU suppliers shall conduct a full lead-free qualification at least once per PCBA production site. An ECR need to be submitted for approval if any changes in the production site, solder paste, or re-flow profile.

## 13.7 Worst Case Electrical Parts Tolerance Analysis

The purpose of a Worst Case Electrical Parts Tolerance Analysis (WCEPTA) is to evaluate the performance of an electrical circuit under expected operating conditions considering component environmental variances, temperature effects, and degradation over product expected lifetime.

Typically for component sources of variation include:

- Initial tolerance
- Temperature Coefficient of Resistance
- Load Life Stability (Aging)
- Short Time Overload
- Effects of Soldering
- Temperature Cycling
- Moisture Resistance (Humidity Exposure)
- Low Temperature Operation
- High Temperature Operation
- Terminal Strength-Bend (Manufacturing Associated Stress)
- Thermal Shock
- Vibration

The WCEPTA applies to all Voltage Regulation (VR) and Over Current Protection (OCP) circuitry. However, if any circuit is considered critical it may be evaluated by Reliability Engineering, or at the request of any Product Development Engineering. The WCEPTA uses a Monte Carlo simulation approach to evaluate an electrical circuit.

### 13.7.1 Circuit Schematic Example

The circuit schematic shown below is for a 1.5V voltage regulation with a specification tolerance of +/-3%; therefore, the lower specification limit is 1.455V and the upper specification limit is 1.545V:



Figure 13-2 Voltage Regulation Circuit

The component assignments for the above circuit are as follows:

- R1: zero Ω jumper, +/-5% initial tolerance
- R2: 2210Ω, +/-1% initial tolerance
- R3: 2490Ω, +/-1% initial tolerance
- R4: 10Ω, +/-1% initial tolerance
- R5: 2210 $\Omega$ , +/-1% initial tolerance
- R6: 2490Ω, +/-1% initial tolerance
- V feedback: Single Phase PWM Controller, 0.6V, +/-0.8%

### 13.7.2 Collect Component Datasheets

The analyst must review the current Bill-of-Materials (BOM) to determine which component vendors have been approved for use in the circuit identified for analysis. The WCEPTA will evaluate each of the approved component vendors for suitability of use given the voltage regulation specification limits of +/-3%. In addition, the analyst will confirm that the component nominal values and initial tolerances specified in the schematic are identical to the BOM values for each given reference designator. The component datasheets for the thick film 1/16W resistors are as follows:

### 13.7.3 Quantify Component Sources of Variation

A compilation of the appropriate component initial and environmental tolerances is required to develop component mean and standard deviation estimates. The product's specified operating range and worst-case component electrical stress analysis (electrical de-rating) are used to determine the temperature coefficient of resistance (TCR) effects. The de-rating analysis provides the worst-case temperature which in combination with the product's low temperature operating requirements produces a temperature spread or delta. Components identified in the circuit schematic that will be used to develop the circuit transfer function are grouped in a summary matrix. The matrix affords a means of collecting all environmental component variances to develop summary statistics (mean and standard deviation) for each circuit component. *Table 13-6* below illustrates the combined 3 $\sigma$  tolerances.

| Reference Designator                      | R1         | R2            | R3            | R4            | R5            | R6            | Vfb        |
|-------------------------------------------|------------|---------------|---------------|---------------|---------------|---------------|------------|
|                                           | Zero       | Thick         | Thick         | Thick         | Thick         | Thick         | Phase PWM  |
| Part Description                          | Ohm Jumper | Film Resistor | Controller |
| Applicable Parameter                      | Resistance | Resistance    | Resistance    | Resistance    | Resistance    | Resistance    | Voltage    |
| Nominal Parameter Value                   | 0.05       | 2210          | 2490          | 10            | 2210          | 2490          | 0.8        |
| Derating Report Component Tc, deg C       | 77         | 77            | 77            | 77            | 77            | 77            | 77         |
|                                           |            |               |               |               |               |               |            |
| 3 Sigma Sources of Variation              | 5.000/     | 1.0.00/       | 1.000/        | 1.0001        | 1.0.001       |               | 0.000/     |
| Initial Tolerance                         | 5.00%      | 1.00%         | 1.00%         | 1.00%         | 1.00%         | 1.00%         | 0.80%      |
| Tolerance of B-value                      |            |               |               |               |               |               |            |
| Tolerance with VKA variation              |            |               |               |               |               |               |            |
| Temp Coefficient (350ppm/C) or 0.035%/C   | 2.35%      |               |               |               |               |               |            |
| Temp Coefficient (200ppm/C) or 0.02%/C    |            | 1.34%         | 1.34%         | 1.34%         | 1.34%         | 1.34%         |            |
| Temp Coefficient (100ppm/C or 0.01%/C)    |            |               |               |               |               |               |            |
| Temp Coefficient (4041ppm/C or 0.4041%/C) |            |               |               |               |               |               |            |
| Long Term Voltage Stability               |            |               |               |               |               |               |            |
| Load Life Stability                       | 5.00%      | 3.00%         | 3.00%         | 3.00%         | 3.00%         | 3.00%         |            |
| Short time overload                       |            |               |               |               |               |               |            |
| Effect of Soldering                       | 1.00%      | 1.00%         | 1.00%         | 1.00%         | 1.00%         | 1.00%         |            |
| Temp Cycling                              | 1.00%      | 1.00%         | 1.00%         | 1.00%         | 1.00%         | 1.00%         |            |
| Moisture Resistance                       | 5.00%      | 3.00%         | 3.00%         | 3.00%         | 3.00%         | 3.00%         |            |
| Low Temp Operation                        |            |               |               |               |               |               |            |
| High Temp Operation                       |            |               |               |               |               |               |            |
| Terminal Strength-Bend                    | 1.00%      | 1.00%         | 1.00%         | 1.00%         | 1.00%         | 1.00%         |            |
| Thermal Shock                             |            |               |               |               |               |               |            |
| Vibration                                 |            |               |               |               |               |               |            |
| 3σ Total Standard Deviation,              | 0.0914     | 0.0488        | 0.0488        | 0.0488        | 0.0488        | 0.0488        | 0.0080     |
| 1σ                                        | 0.0305     | 0.0163        | 0.0163        | 0.0163        | 0.0163        | 0.0163        | 0.0027     |
| 1σ in terms of parameter                  | 0.00152    | 35.93514      | 40.48801      | 0.16260       | 35.93514      | 40.48801      | 0.0021     |

Table 13-6 Summary of 3σ component tolerances

### 13.7.4 Circuit Transfer Function Determination

For a given circuit under WCEPTA evaluation a mathematical representation of the circuit's output is required in order to conduct a Monte Carlo Analysis (MCA) and assess circuit compliance to specification limits. The formulation of the transfer function (1st order) is the responsibility of the Electrical Engineering Design Team or original equipment manufacturer (ODM), as applicable. For the electrical schematic shown above, the transfer function derivation utilizing Kirchhoff's and Ohm's Law is as follows:

#### Monte Carlo Analysis (MCA)- Syntax:

MTB > Random 5000 'R1'; SUBC> Normal 0.05 0.00152. MTB > Random 5000 'R2'; SUBC> Normal 2210 35.93514. MTB > Random 5000 'R3'; SUBC> Normal 2490 40.48801. MTB > Random 5000 'R4'; SUBC> Normal 10 0.16260. MTB > Random 5000 'R5'; SUBC> Normal 2210 35.93514. MTB > Random 5000 'R6'; SUBC> Normal 2490 40.48801. MTB > Random 5000 'U79'; SUBC> Normal 0.8 0.0021.





## 13.7.5 Non-Conforming Circuit

The circuit shown above falls below the required Cpk, Ppk=1.33. Consequently, the overall circuit performance is noncompliant to circuit specification limits. From a visual perspective the circuit is off nominal target with an obvious shift to the right of nominal. The overall circuit performance, in this case, is falling below the lower specification limit and above the upper specification limit. The parts-per-million noncompliant to the lower specification limit is approximately 293 events and above the upper specification limit approximately 32,682 events.

he next step(s):

- 1. Conduct a sensitivity analysis on the circuit transfer function to affect a component value change (standard value) that would significantly affect the MCA circuit output.
- 2. Evaluate a +/-1% resistor with tighter environmental tolerances in the circuit, for example, migrating to a 0.5% tolerance passive device.
- 3. Given the above step(s) do not produce a fully capable circuit, evaluate the use of a tighter initial tolerance resistor with reduced environmental tolerances.
- 4. In some cases, the active device in the circuit, for example, a precision voltage reference would require a tighter tolerance.
- 5. All proposed circuit component value, tolerances, etc. changes must be approved by the product electrical engineering (EE) design team prior to implementation.
- Since the WCEPTA is conducted during the engineering development phase of a product's life cycle some of the active devices suggested for use may have preliminary data sheets. All WCEPTA's must be revised prior to pilot launches with final datasheets.

# 13.8 Stress Life Test (STRIFE)

### Output Overload Test I – OTP enable

- 1. Sample size = 5 (the test units shall have passed all functional tests)
- 2. Do not disable any protections. Critical components, all thermal sensors and hot spot areas within the PSU shall be thermo-coupled. (Shall verify IR image)
- 3. Run the supply at the maximum operating ambient temperature, low AC input voltage, and 100% load for two hours. Evaluate for any functional failures.
- 4. Repeat the test with a 5% of full load increments until the system shuts down due to OTP or OCP. At each load point, prior to the PSU shutting down, the junction temperature and electrical parameters of each thermo-coupled component shall be verified to ensure all components are within specification. Design team shall provide confirmation of which protection triggered. (OCP and OTP WCEPTAs shall be reviewed and approved prior to start of strife test)

Output Overload Test II – OTP disable

- Sample size = 5 (the test units shall have passed all functional tests, recommend using the units that went through Output overload test I)
- 2. Disable all temperature and over current protection circuits
- 3. Set output load to the point at which the PSU protected itself in line item 4 above. A reduction of load by 10% shall be the starting load for this test.
- 4. Repeat the test at a 5% incremental rate.
- 5. When failure occurs, a complete FA shall be performed and provided to the respective reliability and power engineer for review and approval.

Pass / Fail Criteria:

- 1. All 5 PSU(s) shall be able to operate up to the max OCP 3 sigma limit as calculated from the WCEPTA.
- 2. Test units that do not meet the max OCP 3 sigma limits shall demonstrate that the failure occurs above the max OTP 3 sigma limits as calculated from the WCEPTA.
- 3. Vendors shall ensure that prior to OTP or OCP protecting the PSU, all components are below their max rated junction temperature Tj.

### Failure Reporting:

Any failures observed for the tests described in this section shall have the following information provided:

- 1. During what test did the failure occur?
- 2. What time during the test did the failure occur?
- 3. What was the failure symptom?
- 4. What was the failure mode (failure mechanism)?
- 5. What change(s) could be made to correct the problem? Change(s) to increase design margin shall be evaluated by Power Engineer.

# 13.9 Reliability Validation

Baseline test a 24-hour bench test at ambient to verify UUT stability shall be performed prior to Reliability Validation testing.

# 13.10 Temperature Humidity

A Temperature Humidity Test shall be completed in accordance with Internal Procedure.

 Temperature Humidity Test – Includes, operating, non-operating, low and high humidity elements. Operating temperatures (typically 5°C to 45°C) based on product ASHRAE or custom classification. Non-operating temperatures from 65°C @ 8% and 90%RH to -40°C



Figure 13-4 Temperature humidity profile

# 13.11 Mechanical Life

A Mechanical Life Test shall be completed in accordance with Internal Procedure.

- Mechanical Life Test All mechanical elements or field replaceable unit (FRU) customer has access to. Cycles based on assembly, deployment, and typical customer utilization models. Supplemental to element, component, or subsystem qualification testing.
- Based on features that are customer can interface. For PSU the most common features are:
  - PSU 60 Cycles 4 samples
  - Power Connector 55 Cycles 2 samples

## 13.12 Power Cycling

Power Cycling test shall be completed:

- Input Voltage: Nominal (HL 200VAC 240VAC; LL 100VAC 120VAC)
- Load: 100%
- Temperature: A4 Category per Climatic & Airborne Contaminant Specification
- Sample Size: 3
- Test profile: 45 minutes On, 15 minutes OFF
- Test duration: 42 cycles each at high and low temperature
- All samples shall pass functional test before and after power cycling

# 13.13 Shock and Vibration

The following tests shall be performed per Power Supply Shock and Vibration Test Procedure

| Test                                    | Specification Test Parameter                                                                                                                                              | Margin Test Parameter                                                                                                                                                     |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operational<br>Random Vibration         | <ul> <li>0.5 G<sub>RMS</sub> using break points listed below in<br/><i>Table 13-7</i></li> <li>All Sides except AC connector down</li> <li>30 minutes per side</li> </ul> | N/A                                                                                                                                                                       |
| Non-Operational<br>Random Vibration     | <ul> <li>2.2 G<sub>RMS</sub> using break points listed below in <i>Table 13-8</i></li> <li>15 minutes per side</li> <li>All 6 sides tested</li> </ul>                     | <ul> <li>3.12 G<sub>RMS</sub> using break points<br/>listed below in <i>Table 13-9</i></li> <li>15 minutes per side</li> <li>All 6 sides tested</li> </ul>                |
| Operational Half<br>Sine Shock          | <ul> <li>82 G +/- 5% with pulse duration of 2 msec<br/>+/- 10% (equivalent to 40 in/sec [102<br/>cm/sec])</li> <li>All sides except AC connector down</li> </ul>          | <ul> <li>122 G +/- 5% with pulse<br/>duration of 2 msec +/- 10%<br/>(equivalent to 60 in/sec [152<br/>cm/sec])</li> <li>All sides except AC connector<br/>down</li> </ul> |
| Non-Operational<br>Half Sine Shock      | <ul> <li>142 G +/- 5% with pulse duration of 2 msec<br/>+/- 10% (equivalent to 70 in/sec [178<br/>cm/sec])</li> <li>All 6 sides tested</li> </ul>                         | <ul> <li>202 G +/- 5% with pulse<br/>duration of 2 msec +/- 10%<br/>(equivalent to 100 in/sec<br/>[252 cm/sec])</li> <li>All 6 sides tested</li> </ul>                    |
| Non-Operational<br>Square Wave<br>Shock | <ul> <li>40 G Faired Square Wave w/Velocity<br/>Change @ 200 In/Sec [508 cm/sec] or<br/>greater</li> <li>All 6 sides tested</li> </ul>                                    | <ul> <li>60 G Faired Square Wave<br/>w/Velocity Change @ 200<br/>In/Sec [508 cm/sec] or<br/>greater</li> <li>All 6 sides tested</li> </ul>                                |

| Table 13-7 Operationa | l random test 0.5 | GRMS profile |
|-----------------------|-------------------|--------------|
|-----------------------|-------------------|--------------|

| G²/Hz   |
|---------|
| 0.00015 |
| 0.014   |
| 0.014   |
| .000065 |
| .000035 |
| .000035 |
| .000023 |
|         |

Table 13-8 Non-operational random specification test 2.2 G<sub>RMS</sub> profile

| Frequency (Hz) | G²/Hz |
|----------------|-------|
| 5              | 0.01  |
| 20             | 0.01  |
| 500            | 0.01  |

Table 13-9 Non-operational random margin test 3.12 GRMS profile

| Frequency (Hz) | G²/Hz |
|----------------|-------|
| 5              | 0.02  |
| 20             | 0.02  |
| 500            | 0.02  |

## 14 Regulatory & Ecology Requirements

**Intended Application** – This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, etc.), other than an ITE application, may require further evaluation.

## 14.1 Scope

This section covers the design requirements for integral (internal) enclosed power supplies, including hotswappable supplies for use in servers, networking and storage products with ac or dc or mix mode ac/dc input. This document specifies standard industry requirements for use during the development and/or qualification of internal power supplies.

## 14.2 EMC Requirements and Standards

The PSU shall be designed, tested, and certified to comply with the latest version of CISPR 32 Emissions standards for Class A or Class B as applicable, CISPR 24 and CISPR 35 Immunity standards, IEC 61000-3-2 or IEC 61000-3-11 Current Harmonics standards, IEC 61000-3-3 or IEC 61000-3-12 Voltage Fluctuations/Flicker standards and applicable national differences.

Test setup and methodology shall address ANSI C63.4 and CISPR standards and note the worst-case where applicable in test reports. It is recommended the certification include applicable country requirements for each country where placed on the market including US CFR Title 47, FCC Part 2 and 15, and Canada ICES-003, and to the standards under the European Union Directive 2014/30/EU.

## 14.3 Safety Requirements and Standards

The PSU shall be designed, tested, and certified to comply with the latest version of IEC 60950-1 and IEC/EN/UL/CSA 62368-1 and applicable national differences.

It is recommended that the PSU shall be certified to the latest national standard based on IEC 62368-1 by the same agency issuing the CB Certificate or at least one EU Notified Body with a factory surveillance program

The following shall be addressed:

- a) The declared maximum ambient temperature for safety certification shall not be less than 45 degrees C, including stand-by mode.
- b) If the power supply can be removed from the end product without disconnecting the power cord, investigation that no energy hazard (below 240 VA) exists at the PSU outputs in the removed condition shall be considered.
- c) When the power supply can be removed from host system without requiring first the removal of the power cord, the power contact receptacle portion of output connectors of removable power supplies must be investigated for the interruption of current in accordance with the Overload, Temperature and Resistance to Arcing Test sequence in UL 1977, the Standard for Component Connectors for Use in Data, Signal, Control and Power Applications in accordance with the output ratings of the power supply.

- d) Proper engineering consideration should be made for operation at the altitude as defined for the product. UL 62368-1, 3rd Edition, Clause 5.4.2.5 should be used for creepage and clearance compliance of altitudes higher than 2000 m. Clearances must meet the requirements for an altitude of 5000 m for use in many countries. NOTE: Creepage distances must not be lower than clearance.
- e) For power supplies with a voltage selector switch, abnormal testing of the voltage selector switch should be conducted.
   For a power supply rated with dual voltages and with auto range circuitry, a statement in the abnormal test section of applicable regulatory reports that the auto range circuit does not constitute a hazard should be included.
- f) Use tropic conditions for humidity conditioning in accordance with IEC 62368-1:2018, clause 5.4.8.
- g) The ground continuity must comply with IEC 62368-1:2018, 5.6.6.2. NOTE: Protective Currents
   > 30A require longer test durations.
- h) Output returns must be grounded within the power supply chassis. Outputs cannot be floating and must be referenced to ground.
   For dc-dc PSU, the power supply chassis shall also be provided with a grounding terminal, e.g., a metal stud secured to the chassis that is to be connected to dc mains supply earth connection. NOTE: The terminal size must take into account lowest nominal voltage (with tolerance, e.g. 40 VDC) for maximum available current and branch circuit protection, refer to IEC 62368-1:2018, clause 5.6.5. A dc return pin or additional grounding pin integrated in the dc input connector is not acceptable to NEBS.
- Power supply must include relevant end product testing for system enclosure (e.g. impact, accessibility, fire enclosure vent openings, leakage, and ground bond, etc.), such that Condition of Acceptability (CoA) and/or Engineering Consideration(s) requiring design requirements or testing on the end product is minimized.

**NOTE:** For acoustic requirements, refer to *Section* **Error! Reference source not found. Error! Reference so urce not found.**.

## 14.4 Fire and Electrical Enclosure

A power supply must provide fire and electrical enclosures. Surface of the enclosure exposed to the user (non-service persons) when installed in the end system must comply with the opening requirements with respect to its orientation (top, side, bottom) as defined in the safety standards of IEC 60950-1, IEC 62368-1, EN 62368-1, and UL/CSA 62368-1.:

- 1) Minimize the possibility of entry of a foreign object into the power supply and contacting hazardous voltages
- Minimize the possibility of emission of burning material from the power supply, by using flamerated materials in accordance with IEC 62368-1:2018, control of fire spread method. NOTE: For NEBS, additional requirement may apply. Refer to GR-63-CORE for smoke and selfextinguishment criteria.

#### 14.4.1 Safeguard Robustness

Enclosures must meet IEC 62368-1:2018 4.4.3 safeguard robustness requirements, including the following:

- 30 N and 250 N tests: Tests in accordance with IEC 60950-1 standard, and IEC 62368-1, EN 62368-1, and UL/CSA 62368-1 standards shall be conducted and reported in the product safety certification and CB test reports.
- 2) Impact test should be conducted per the IEC 60950-1 standard and IEC 62368-1, EN 62368-1, and UL/CSA 62368-1 standards
- 3) Accessibility: All covers that will serve as enclosures in the end product shall comply with accessibility requirements addressed in IEC 60950-1 standard and IEC 62368-1, EN 62368-1, and UL/CSA 62368-1 standards and comply with various mechanical tests as applicable.

## 14.5 Telecommunications DC Mains Powered Power Supplies

Power supplies to be used in telecommunication applications shall comply with the requirements of IEC 60950-1 standard and IEC 62368-1, EN 62368-1, and UL/CSA 62368-1 standards. An input power of -48 Vdc for USA and Canada and -60 Vdc for EU member countries is used for equipment used in the central office in the telecommunications applications. Under float conditions these voltages may go up to -56.5 Vdc and -75 Vdc respectively.

In addition, the following shall be considered:

- 1) UL 891: Switchboards
- 2) CSA C22.2 no. 31: Switchgear Assemblies
- 3) IEC TR 62102: Electrical safety Classification of interfaces for equipment to be connected to information and communications technology networks
- 4) Telcordia GR-1089

#### Notes:

 Some customers, such as telecommunication utilities or other customers, may require compliance to NEBS standards specifications. Such requirements should be considered for the specific use for the particular power supply and end product. NEBS requires that the equipment must be UL certified before the utilities consider it for NEBS evaluation.

## 14.6 Components

Any or all of the components listed in this specification may be used in the power supply. Components deemed critical other than those listed in this specification may be used if they meet relevant component standards and are certified per the requirements of the country of use.

## 14.6.1 Flammability requirements

Minimum flammability ratings for the following components per the test methods in the Annexes of UL/CSA 60950-1 and UL/CSA 62368-1 standard.

- a) Printed circuit boards, including all daughter cards: V-1 or better.
- b) Power connectors on the Motherboards to be V-0 for hot swappable power supplies
- c) All other PSU connectors to be V-1 or better

Flammability of other components should be considered for the location and use of the component in accordance with IEC 62368-1:2018. *NOTE:* This includes plastic parts.

#### 14.6.2 Capacitors

#### 14.6.2.1 Tantalum Capacitors

Tantalum capacitors are not allowed in the Power Supply.

#### 14.6.2.2 X Type Capacitors and Y Type Capacitors

Line to line or line to neutral X Type capacitors, or line to ground or primary to secondary Y Type capacitors must be certificated to IEC 60384-14 or equivalent national standard and bear the Mark of the certifying agency.

#### 14.6.2.3 X Type Capacitors

X-capacitors must comply with requirements specified in IEC 62368-1:2018, G.11. The voltage rating of X-capacitors must not be less than the rated voltage of the intended end use equipment. The peak impulse test voltage of X-capacitors must not be less than the applicable required withstand voltage.

#### 14.6.2.4 Connectors

Designer must carefully select the connector that has adequate voltage, current and temperature ratings for the intended purpose. The location of the connector within the product will determine the required safety certification requirements. Safety Certification and certifying agency Marks shall be considered depending on the final end product market. If size of the connector allows, the manufacturer should provide required Safety Approval Marks and ratings on each part.

#### 14.6.2.5 Fuses

The designer must use extreme care when selecting the type and V/A-rated fuse to ensure that fuse opens under abnormal conditions. At a minimum, the fuse must be certified to UL and CSA standards as applicable. The following guidelines shall be followed:

- **DO NOT** substitute IEC 60127 (Miniature Fuses)-type fuses for UL 198G (Fuses for Supplementary Overcurrent Protection)-type fuses, or vice versa. They are radically different in blow characteristics.
- For fuses certified to IEC 60127, it is recommended to use high breaking capacity fuses (HBC).
- If fuses are located on a printed wiring board, then the fuse rating must be provided on the PWB via label, silk-screen, stamp or etching. Rating must include voltage, current, and type if the type is special (slow blow, fast blow, etc.).
- Fuse type and rating selection must ensure that the fuse **DOES NOT** blow under normal operating conditions. It is recommended that failure/abnormal conditions be simulated to ensure that the fault current and power source cause the fuse to open. The fuse must not shatter when it opens.

Primary Circuit Fuse: For Pluggable Type A PSUs, the primary circuit fuse of greater than 16-amp rating generally are not permitted.

#### 14.6.2.6 Inductors and Filters

These types of devices are typically located in the power supply in the AC input stage and are designed to filter noise before it can get out of the product. Normally one side is "line" and the other is "neutral."

Ensure the wire size is adequate for carrying the current in normal and abnormal conditions without burning open.

Plastic materials used to provide isolation between the two windings must be able to withstand extreme temperatures without softening or deforming. All headers/bobbins must be molded from UL-recognized plastic with a flame rating of V-1 or better.

Toroid-type inductors must be securely mounted such that the core cannot break loose from base/header during use or shipment. Toroid-type cores must be insulated.

#### 14.6.2.7 Metal Oxide Varistor

All Metal Oxide Varistors (MOVs) used from Line-to-Line must be UL recognized; and comply with IEC 62368-1:2018 Clause 5.5.7 and Annex G.8. Refer to component standards IEC 61051-1 and IEC 61051-2, IEC 61643-331:2017 standards. MOV's must be properly placed or shielded to prevent a compromise of safety insulation in the event of a failure. A MOV must be selected with a high enough voltage trip point that it cannot operate with the normal variation of input voltage.

MOVs may be connected from mains to protective earth only if a gas discharge tube is connected in series with it or if the protective earth meets the requirements for reliable earthing.

An MOV must not be used to bridge double or reinforced insulation.

#### 14.6.2.8 Plastics Including Foam

Covers plastic and foam parts not used within a critical component otherwise specified within this specification.

Plastic and foam parts should be UL Recognized unless they are decorative only. It is recommended that material identification be molded into all parts that are large enough to bear the markings. An optional method of providing traceability is to print the information on each box or provide a certificate of compliance in each box of parts. Traceability markings include: (a) manufacturer of plastic; (b) UL designation for the plastic; (c) part number and date of manufacture.

It is recommended that a "Certificate of Compliance" be required with each lot for the traceability of plastics.

**NOTE:** For plastic recycling marking requirements refer to *Section 14.10 Environmental Requirements and Standards.* 

Externally Accessible Parts used in GS certified products may also be subject to Polycyclic Aromatic Hydrocarbon requirements per GS specification AfPS GS 2019:01 PAK "Examination and assessment of polycyclic aromatic hydrocarbons (PAHs) for awarding the GS Mark"" and "Supplementation of the PAH Decision 01-08".

Do not use a metal insert or fastener that is 1) molded-in 2) heat or ultrasonically inserted, or 3) glued-in unless the metal component is either separable from plastic parts (Fan impellers are excluded). Do not use adhesive, coating, paint, or finish that impedes recycling (unless plastic part contains at least 25% PCR). (Excluding Printed circuit board, wires, cables, connectors, electronic component, optical component, acoustic component, ESD component and EMI component. If plastic is painted or coated, suppliers shall provide IZOD testing reports.

#### 14.6.2.9 Printed Wiring Boards

All printed wiring boards (PWBs) must be UL-Recognized with a minimum V-1 flame rating and a minimum 105°C temperature rating. It is recommended that PWB's be a minimum V-0 flame rating and a minimum of 130°C temperature rating. Depending on application, the flammability and temperature rating may need to be rated higher.

Each PWB should be marked according to UL approval: manufacturing identification and type designation. During the design of a PWB, consider the voltage between adjacent etch runs ensuring adequate electrical isolation. If etches are too close, arcing, tracking and carbonization of the PWB material might occur. If the PWB is provided with a fuse location(s), the location must be provided with the reference designator and voltage/current rating of the fuse. PWB assembly suppliers use UL-recognized PWBs.

#### 14.6.2.10 Transformers

Transformers perform step voltage functions and provides electrical isolation between primary circuits and secondary circuits. The transformer must comply with relevant clauses in IEC 62368-1:2018, Clause 5 for isolation from shock as well as the construction and test requirements in IEC 62368-1:2018, Annex G.5.3. The transformer may have UL, CSA and VDE certification depending on the requirements of the power supply certification.

Ensure that the materials do not adversely interact chemically, causing a failure of the insulation. UL has evaluated many combinations of insulating systems for use in transformers. The dielectric of this insulation system is dependent on a maximum temperature rating. If the operating temperature is above class A limits, then the insulation system must be UL recognized. Use a designated mark to identify the UL insulation system.

The manufacturers are required to perform production line (routine testing) dielectric strength tests. Test voltage settings depend on the electrical ratings of the transformer, and whether its construction includes a grounded metal barrier between primary and secondary circuits. Refer to UL Standards or IEC Standards for appropriate test voltages.

Consider electrical isolation concepts when designing a transformer: Creepage distance, clearances, and the distance through insulation and types of insulation (i.e., functional, basic, supplementary, reinforced, and double).

#### 14.6.2.11 Wire and Cable

• Minimum Rating: 80°C, 300V (AVLV2) and a minimum flame rating of VW-1

- **Marking:** The wire insulation surface shall depict UL and CSA Approval Marks and required markings: voltage, temperature, AWG, flame- rating, UL File Number and CSA File Number. The spool of wire must have UL and CSA approval marks and the following required markings: voltage, temperature, AWG, flame rating, UL file number, and the CSA file number. The ground conductor shall be as short as possible. In no case shall the ground conductor be smaller than the power supplying conductors, including consideration of conductors' size used in cord-connected equipment.
- **Routing:** Wire and Cable shall be routed away from mechanically moving parts, sharp edges, heat source, and shall be managed to prevent any damage to insulation.
- **Protective Earth (Safety Ground):** Wire used to provide safety ground must be of suitable wire size and jacket color: "Green with Yellow Stripe". NOTE: This color is reserved for use ONLY as "Safety Earth Ground".
- **Fully Insulated Winding wire (FIW):** When FIW is used in transformer construction, it must comply with requirements in IEC 62368-1:2018, G.5.3.4.

## 14.6.2.12 Wiring Harness

A Wiring Harness is an individual wire or multi-conductor cable that has one or more terminating devices provided (connectors).

- **Material:** During material selection (connectors/wire/cable/insulating tubing or sleeving) designer must consider the application to ensure adequate voltage, current, temperature and flame ratings and appropriate safety agency certifications and meet all Marking requirements
- Insulating tubing or Sleeving: Insulating tubing or Sleeving shall be rated at a minimum: 105°C, 300V. The material may be FEP, PTFE, PVC, TFE or Neoprene, and shall have a flame rating of VW-1.
- Manufacturer Selection: Manufacturer must have UL Wiring Harness Factory Approval.
- **Routing:** Wire harness shall be routed away from mechanically moving parts, sharp edges, heat source, and shall be managed to prevent any damage to wire/cable insulation, insulating tubing, or sleeving.

## 14.7 Type Testing

## 14.7.1 General

All testing for safety and EMC/EMI compliance for the PSU and all critical components where necessary shall be conducted with the relevant test reports issued from a test lab that has been accredited by an internationally recognized third-party testing laboratory accreditation authority such as APLAC, A2LA, ILAC or NVLAP.

## 14.7.2 Wireless GSM Test

#### 14.7.2.1 Background

The purpose of the test is to evaluate a system's immunity to radiated fields generated by a GSM wireless device (e.g., GSM/GPRS PCMCIA Card) when placed in close proximity to the system under test. This requirement is in addition to the legal requirements set forth in CISPR 35 and IEC 61000-4-3.

The following test method was developed - Wireless Immunity "Wand Test" for this requirement. The "Wand Test" utilizes a small test antenna (Wand Antenna) to create an E-field closely matching the frequency, field level, and modulation characteristics generated by the wireless device in question. The use of the "Wand Test" allows the tester to replicate any of several GSM device transmit frequencies, as well as to replicate the typical maximum output drive that such GSM devices might produce when attempting to communicate with a remote cell tower.

The preferred equipment is:

- Boonton 4232A RF Power Meter
- IFR 2032 10kHz 5.4 GHz Signal Generator
- Amplifier Research 10S1G4A, 10-Watt (0.8-4.2GHz) Power Amplifier
- HP8566B Spectrum Analyzer (Used for monitoring of field level not calibrated measurement.)
- Amplifier Research DC7420 Directional Coupler (0.8-18 GHz)
- Boonton 51011(4B) Power Sensors
- Small Vertical Antenna (Log periodic dipole)
- Wireless Immunity "Wand" Antenna

The Wand antenna is a stub antenna which is fixed in length to the wavelength for the frequency band of concern. For the GSM band 850/900 and 1800/1900 bands, the antenna stub length has been set to 8.4 cm, which closely matches the 2/4 and 2/2 wavelengths of these bands, respectively. A 3/8-inch dielectric spacer is placed around the Wand antenna to maintain a consistent spacing during the actual "Wand Test. The antenna stub portion is created by stripping back the outer shield portion of a semi-rigid coaxial cable and leaving a stub of length as defined above.

The test setup is as illustrated in *Figure 14-1 Wireless Immunity "Wand Test" Setup (PSU Level)* and *Figure 14-2 Wireless Immunity "Wand Test" Setup (External Power Supply). Figure 14-1* is the test setup for a system level test. *Figure 14-2* is the test setup for an external power supply test. The signal generator is set to the signal characteristics as described in the Procedure Section and the forward power is monitored to ensure the correct field level is applied.



Figure 14-1 Wireless Immunity "Wand Test" Setup (PSU Level)



Figure 14-2 Wireless Immunity "Wand Test" Setup (External Power Supply)

#### 14.7.2.2 Procedure

In performance of the "Wand Test", the wand antenna is used to create an E-field to match the frequency, field level, and modulation characteristics generated by a wireless device. The actual forward power applied to the Wand antenna is dependent on the GSM band.

For the GSM 850/900 bands the forward power is set to 5.5-Watts CW. Test Frequencies:

- GSM 850 824, 836, & 849 MHz
- GSM 900 880, 900, & 915 MHz

Forward Power: 5.5 Watts (37.4 dBm) CW. (Forward power set without modulation). Modulation: Pulsed with rep rate at 220 Hz and pulse width at 500  $\mu$ s (11% Duty Cycle).

For the GSM 1800/1900 bands the forward power is set to 1.5-Watts CW. Test Frequencies:

- GSM 1800 1710, 1750, & 1785 MHz
- GSM 1900 1850, 1880, & 1910 MHz

Forward Power: 1.5 Watts (31.8 dBm) CW. (Forward power set without modulation).

Modulation: Pulsed with rep rate at 220 Hz and pulse width at 500  $\mu$ s (11% Duty Cycle).

Forward power to the wand is initially set without modulation applied. After the proper forward power drive level is established, the modulation is then applied.

Modulation shall be set to pulse modulation with a repetition rate of 220Hz and a pulse width of 500  $\mu$ s. These levels and modulation characteristics were obtained from both product technical specifications and empirical data taken in the lab.

In general, the Wand antenna is swept across the system/power supply (front, back, sides, top and bottom) in two orthogonal planes and the system is monitored for susceptibility.

#### 14.7.2.3 Severity Levels and Performance Criteria

#### For System Level Testing:

The system under test should be immune to the frequencies, modulation and field levels listed above. After the test, the EUT shall continue to operate as intended without operator intervention (i.e., Performance Criteria B).

For External Power Supplies:

The performance criteria for the external power supply test is given below:

- Power good signal: Test with PS\_ON high (inactive) and low (active). A good signal should not change from high to low or from low to high.
- All DC output voltages: Test with PS\_ON low (active). All DC output voltages should stay within the power supply specification.

Environmental Conditions

- The environmental conditions for this testing are the same as specified in EN 61000-4-3:
- Ambient temperature: 15°C to 35°C
- Relative humidity: 30% to 60%
- Atmospheric pressure: 86 kPa (860 mbar) to 106 kPa (1060 mbar)

#### 14.8 Production (Routine) Testing

The test method, test voltage values, and test record requirements are specified in IEC 62911: Audio, video, and information technology equipment – Routine electrical safety testing in production.

#### 14.8.1 Dielectric Strength Testing

If a PSU is dual rated for both AC & DC Mains, the dielectric strength test voltage must use the highest peak voltage specified by the 2 test methods. Additionally, power supply vendor must provide the customer with written confirmation of dielectric withstand test which includes voltage level, duration of test and identification detailing how each power supply is marked to indicate dielectric withstand test had been completed successfully.

#### 14.8.1.1 Dielectric Strength for AC Input Power Supplies

Each unit of production must pass a routine hi-pot test between primary to chassis ground in accordance with EN 62911, Table 1 test voltage for accessible parts connected to protective earth.

If a PSU is intended to be used in an ungrounded system, each unit of production must pass a routine hipot test between primary to chassis ground using the test voltage for accessible parts not connected to protective earth.

#### 14.8.1.2 Dielectric Strength for DC Input Power Supplies

Each unit of production must pass a routine hi-pot test between DC Mains supply terminals, tied together, to chassis protective earth connection in accordance with EN 62911, Table 2 test voltage for accessible parts connected to protective earth.

If a PSU is intended to be used in an ungrounded system, each unit of production must pass a routine hipot test between DC Mains supply terminals, tied together, to chassis protective earth connection using the test voltage for accessible parts not connected to protective earth.

## 14.8.2 Ground Continuity Testing

Each unit of production must pass a routine ground continuity test at 25 A for at least 1 s with less than 0.1 ohm from the safety ground (third wire) input pin to the power supply chassis. Each unit must be marked to indicate it.

## 14.9 Energy Efficiency Requirements and Standards

The power supply must meet the following energy efficiency requirements as applicable for its use. The following are mandatory.

- When referenced in this section, "ErP Lot 3" means the European Union Energy-related Product regulation: EcoDesign Directive 2009/125/EC and Implementing measure (EU) No 617/2013.
- When referenced in this section, "ErP Lot 9" means the European Union Energy-related Product regulation: EcoDesign Directive 2009/125/EC and Implementing measure (EU) 2019/424.

The following standards for transitional methods of measurement are provided for reference (but not all inclusive, for complete details refer to EU publication on transitional methods):

- EN 62623:2013 Desktop and notebook computers Measurement of energy consumption:
- EN 50563:2011/A1:2013 External a.c. d.c. and a.c. a.c. power supplies Determination of no-load power and average efficiency of active modes
- EN 50564:2011 Electrical and electronic household and office equipment Measurement of low power consumption IEC 62301:2011 (Modified)

Link: <u>https://eur-lex.europa.eu/legal-content/EN/TXT/?uri=uriserv:OJ.C\_.2014.110.01.0108.01.ENG</u>

For Power supplies, standards in the transitional methods include:

- Power Supply Efficiency: EPRI and Ecova Generalized Test Protocol for Calculating the Energy Efficiency of Internal AC-DC and DC-DC Power Supplies Revision 6.7
- Power Supply Power Factor: EPRI and Ecova Generalized Test Protocol for Calculating the Energy Efficiency of Internal AC-DC and DC-AC Power Supplies Revision 6.7

**NOTE:** Testing shall be conducted at an appropriate EU voltage and frequency (e.g. 230v, 50Hz).

| Regulation | Version           | Comments                                                   |
|------------|-------------------|------------------------------------------------------------|
| ErP Lot 3  |                   |                                                            |
| ErP Lot 9  | Tier I or Tier II |                                                            |
| ErP Lot 9  | Tier III          | For products shipping after the effective date of 1/1/2023 |

Table 14-1 Mandatory regulation requirements

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

|                              | Phase I<br>Implementation, voluntary disclosure | Power supply to support the end product compliance                                                               |
|------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Japanese Energy Law<br>(JEL) | Phase II<br>mandatory disclosure                | Power supply to support the end product compliance                                                               |
|                              | Phase III<br>mandatory compliance               | Power supply to support the end product compliance<br>For products shipping after the effective date of 4/1/2022 |

Consider the intended use of the power supply in the final end product to comply with the following voluntary requirements.

Table 14-2 Voluntary regulation requirements

| Regulation                 | Version             | Comments                                          |
|----------------------------|---------------------|---------------------------------------------------|
| China CEC                  | -                   |                                                   |
| China CECP                 | -                   |                                                   |
| ENERGY STAR <sup>® 2</sup> | Server 3.0          |                                                   |
| EPEAT for servers          | NSF-426             | Allowable temperature and humidity specifications |
| Brazil INMETRO             | Small scale servers |                                                   |

Table 14-3 Brazil INMETRO Efficiency Requirements for Internal Power Supplies (tested @ 127V/60Hz)

| Small- scale server                                           |                    |                      |  |  |  |
|---------------------------------------------------------------|--------------------|----------------------|--|--|--|
| Loading Condition (Percentage of<br>Nameplate Output Current) | Minimum Efficiency | Minimum Power Factor |  |  |  |
| 20%                                                           | 0.82               | -                    |  |  |  |
| 50%                                                           | 0.85               | -                    |  |  |  |
| 100%                                                          | 0.82               | 0.90                 |  |  |  |

 Table 14-4 European Union ErP Lot 9 Efficiency Requirements for Internal Power Supplies (tested @ 230V/50Hz)

|            | Computer Servers (1 March 2020) - Computer servers all single output (AC-DC) power supplies |                 |                 |                    |                   |               |              |  |
|------------|---------------------------------------------------------------------------------------------|-----------------|-----------------|--------------------|-------------------|---------------|--------------|--|
| 10         | % Load                                                                                      | 20% Load        |                 | 50% Load           |                   | 100% Load     |              |  |
| Efficiency | Power Factor                                                                                | Efficiency      | Power Factor    | Efficiency         | Power Factor      | Efficiency    | Power Factor |  |
| -          | -                                                                                           | 90%             | -               | 94%                | 0.95              | 91%           | -            |  |
|            |                                                                                             |                 |                 |                    | _                 |               |              |  |
|            | Computer Serv                                                                               | vers (1 January | 2023) - Compute | er servers all sir | ngle output (AC-I | DC) power sup | plies        |  |
| 10         | % Load                                                                                      | 20%             | Load            | 50%                | Load              | 10            | 0% Load      |  |
| Efficiency | Power Factor                                                                                | Efficiency      | Power Factor    | Efficiency         | Power Factor      | Efficiency    | Power Factor |  |
| 90%        | -                                                                                           | 94%             | -               | 96%                | 0.95              | 91%           | -            |  |
|            |                                                                                             |                 |                 |                    | -                 |               |              |  |

Table 14-5 ENERGY STAR Requirements for Servers 3.0

| _                                                               | ENERGY STAR Servers 3.0 Efficiency Requirements for PSUs   |          |          |          |           |  |  |
|-----------------------------------------------------------------|------------------------------------------------------------|----------|----------|----------|-----------|--|--|
| Power Supply Type Rated Output Power 10% Load 20% Load 50% Load |                                                            |          |          |          |           |  |  |
| Single-output (AC-DC)                                           | AC-DC) All Output Levels                                   |          | 90%      | 94%      | 91%       |  |  |
|                                                                 | ENERGY STAR Servers 3.0 Power Factor Requirements for PSUs |          |          |          |           |  |  |
| Power Supply Type                                               | Rated Output Power                                         | 10% Load | 20% Load | 50% Load | 100% Load |  |  |
|                                                                 | Output Rating ≤ 500 W                                      | N/A      | 0.80     | 0.95     | 0.95      |  |  |
| AC-DC Single-output                                             | Output Rating > 500 W and<br>Output Rating ≤ 1,000 W       | 0.65     | 0.80     | 0.95     | 0.95      |  |  |
|                                                                 | Output Rating > 1,000 watts                                | 0.80     | 0.90     | 0.95     | 0.95      |  |  |

| Table 14-6 ENERGY STAR Requirements for Data Center Storage 2.0                                  |                          |          |          |           |  |  |
|--------------------------------------------------------------------------------------------------|--------------------------|----------|----------|-----------|--|--|
| ENERGY STAR Data Center Storage 2.0 Efficiency Requirements for PSUs                             |                          |          |          |           |  |  |
| Power Supply Type         Rated Output Power         20% Load         50% Load         100% Load |                          |          |          |           |  |  |
| Single-output (AC-DC)                                                                            | AC-DC) All Output Levels |          | 94%      | 91%       |  |  |
| ENERGY STAR Data Center Storage 2.0 Power Factor Requirements for PSUs                           |                          |          |          |           |  |  |
| Single-output (AC-DC)                                                                            | Rated Output Power       | 20% Load | 50% Load | 100% Load |  |  |

Power consumption requirements for the following should be considered as a best design practice as part

• Energy efficiency for internal power supplies:

of an ecolabel.

- 1 full 80 Plus efficiency level above minimum efficiency level U.S. ENERGY STAR specification.
- 2 full 80 Plus efficiency level above minimum efficiency level U.S. ENERGY STAR specification.
- Make use of energy-efficient components and techniques to reduce power consumption whenever possible.
- Consider low power components and design options as well as efficient power supply components.
- Properly specify the power supply rating to match the loading profile for an energy efficient design.
- Ensure power supplies and components meet requirements for energy efficiency.
- Consider design options to automatically switch from one power mode to another where practical.
- Consider ASIC's and other IC's that have been optimized for low power consumption.
- Consider selection of silicon device technologies noted for higher power efficiencies (CMOS over linear, etc.).
- Keep clock frequencies as low as possible to achieve a given functional task.
- For non-critical impedance circuits, keep bias currents to a minimum (pull-up/down resistors as high as possible for instance).

## 14.10 Environmental Requirements and Standards

The following is required by law or mandated in ecolabel criteria

- Power supply must comply with applicable restrictions on hazardous substances as referenced in RoHS, REACH, or other environmental and material requirements, including relevant national, regional, and international requirements.
- Consideration must be given to supporting the TCO and EPEAT declarations for the platform level commodities. The power supply must meet all TCO requirements and all EPEAT "Required' criteria at a minimum and any requirements imposed by the platform level declarations. Refer to the latest TCO and EPEAT (NSF-ANSI-426 latest edition) standards for a full list of the requirements.
- Plastic parts exceeding 25 g and printed circuit board laminates shall not contain greater than 1000 ppm chlorine or greater than 1000 ppm Bromine. Reduction of Br/Cl content of plastic parts
   > 25 grams (Ref EPEAT 6.1.3)
- Halogenated flame retardants and plasticizers Product housing above 0.5 grams and the power PCB laminate of the internal/external power supply unit must not contain intentionally added

(additive or reactive) flame retardants or plasticizers with halogenated substances. Exempted are all other parts, such as electronic components, other PCB laminates and all kinds of cable insulation. Maximum concentration values tolerated for a restricted substance (including decaBDE) is 0.1% by weight of the material in homogeneous materials. (Ref TCO 7.2.1)

- The power supply must not contain Polybrominated biphenyls (PBB), polybrominated diphenyl ethers (PBDE) and Hexabromocyclododecane (HBCDD) (No parts of the product are exempt). (Ref to TCO 7.2.1)
- Non-Halogenated flame retardants Product housing above 0.5 grams and the power PCB laminate of the internal/external power supply unit must only contain intentionally added (additive or reactive) non-halogenated flame retardants that have been assigned a GreenScreen benchmark score of 2, 3 or 4 by a licensed GreenScreen Profiler and appear on the public TCO Certified Accepted Substance List. All substances of a mixture must be accounted for. Non-accepted substances must not exceed concentration levels of 0.1% by weight of the flame retardant. (Ref TCO 7.3.1)
- Plasticizers Plasticizers used in product housing and cable insulations must have been assigned a Green Screen benchmark score of 2, 3 or 4 by a licensed Green Screen profiler and appear on the public TCO Certified Accepted Substance List. The product must not contain Bis (2-ethylhexyl) phthalate (DEHP), Butyl benzyl phthalate (BBP), Dibutyl phthalate (DBP), and Di-isobutyl phthalate (DIBP). No parts of the product are exempted. All substances of a plasticizer mixture must be accounted for. Non-accepted ingredients must not exceed concentration levels of 0.1% by weight of the plasticizer. (Ref TCO 7.4.1)

The following materials are restricted by the EU RoHS Directive (2011/65/EU) and cannot be used in Power Supplies unless used as described in the exemptions.

- Lead and its compounds (0.1% w/w)
- Mercury and its compounds (0.1% w/w)
- Cadmium (0.01% w/w)
- Hexavalent Chromium (0.1% w/w)
- Polybrominated Biphenyls (PBB) (0.1% w/w)
- Polybrominated Diphenyl Ethers (PBDE) (0.1% w/w)
- Bis(2-Ethylhexyl) phthalate (DEHP) (0.1% w/w)
- Benzyl butyl phthalate (BBP) (0.1% w/w)
- Dibutyl phthalate (DBP) (0.1% w/w)
- Diisobutyl phthalate (DIBP) (0.1% w/w)

Plastic parts over 25 grams or 200 mm2 planar area must be labeled according to ISO 11469 standard which includes ISO 1043-1, ISO 1043-2, ISO 1043-3, and ISO 1043-4 standards.

Materials restricted under multiple country RoHS rules include but not limited to Lead and it compounds – not detectable

Suppliers using chemicals called out in the Montreal protocol should be avoided.

## 14.11 Applicable RoHS Exemptions

Only the following RoHS exemptions can be used.

| Exemption Number | Exemption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4(f)             | Mercury in other discharge lamps for special purposes not specifically mentioned in this Annex                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6(a)-I           | Lead as an alloying element in steel for machining purposes containing up to 0.35% lead by weight and ir batch hot dip galvanized steel components containing up to 0.2% lead by weight                                                                                                                                                                                                                                                                                                         |
| 6(b)-I           | Lead as an alloying element in aluminum containing up to 0,4 % lead by weight, provided it stems from lead bearing aluminum scrap recycling                                                                                                                                                                                                                                                                                                                                                     |
| 6(b)-II          | Lead as an alloying element in aluminum for machining purposes with a lead content up to 0,4 % by weight                                                                                                                                                                                                                                                                                                                                                                                        |
| 6(c)             | Copper alloy containing up to 4 % lead by weight                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7(a)             | Lead in high melting temperature type solders (i.e., lead- based alloys containing 85 % by weight or more lead)                                                                                                                                                                                                                                                                                                                                                                                 |
| 7(c)-I           | Electrical and electronic components containing lead in a glass or ceramic other than dielectric ceramic ir capacitors, e.g., piezo electronic devices, or in a glass or ceramic matrix compound                                                                                                                                                                                                                                                                                                |
| 7(c)-II          | Lead in dielectric ceramic in capacitors for a rated voltage of 125 V AC or 250 V DC or higher                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13(a)            | Lead in white glasses used for optical applications                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15(a)            | <ul> <li>Lead in solders to complete a viable electrical connection between the semiconductor die and carrier within integrated circuit flip chip packages where at least one of the following criteria applies: <ul> <li>a semiconductor technology node of 90 nm or larger.</li> <li>a single die of 300 mm2 or larger in any semiconductor technology node.</li> <li>stacked die packages with die of 300 mm2 or larger, or silicon interposers of 300 mm2 or larger.</li> </ul> </li> </ul> |

| т | ahlo | 11-7 | ROHS | Evom | ptions |
|---|------|------|------|------|--------|
| I | uble | 14-1 | RUNS | EXem | puons  |

## 14.12 Sustainable Materials

Consider the criteria in IEEE 1680.1 (2009 & 2018) & NSF 426 for percentages of Post-Consumer Recycled plastics. The use of post-consumer recycled materials in plastic components is recommended. (Reference EPEAT conformity packets.) Suppliers must provide a declaration when any part contains recycled content or other sustainable material.

The power supply shall support the end product qualification for the TCO process and product sustainability certification for servers. The specific TCO criteria for the end product type is available at:

https://tcocertified.com/files/certification/tco-certified-generation-8-for-servers.pdf https://tcocertified.com/files/certification/tco-certified-generation-9-for-servers-edition-2.pdf

#### 14.13 EPEAT

Consideration must be given to supporting the EPEAT declaration for the platform level commodities, the power supply must meet the following criteria at a minimum. Refer to the EPEAT criteria for a full list of the requirements.

- 1) All criteria listed as 'Required' (where applicable for commodities & peripherals some criteria are at the system level).
- 2) Power Supply vendors should declare conformance in writing on company letterhead and signed by the appropriate authority within the company.
- 3) Power supply vendors should make available the EPEAT material declaration template.

4) Power supply vendors should make available upon demand third party Analytical Test Reports from a reputable lab.

## 14.14 Design for Recyclability

All products shall be designed with the following recyclability elements. Designing products with specific features, materials, or manufacturing processes that support ease of disassembly and reuse, recovery, or recycling efforts can meet these criteria.

The following is required by law or mandated ecolabel criteria

- Ease of disassembly by one person using commonly available tools. (Ref EPEAT)
- Ease of upgrading and/or reuse of original hardware. (Ref EPEAT)
- Ease of separation of different commodity types (i.e., minimizing fused metal-plastic parts). (Ref EPEAT)
- Elimination of molded-in or glued parts. (Ref EPEAT)
- Paints and coating on plastic parts should be compatible with the recycling process (IZOD impact. Reference ASTMD256). (Ref EPEAT)
- All large chassis plastics should be composed of a single plastic type. (Ref EPEAT)
- Information identifying the presence and location of all materials and components that require selective treatment. (Ref EPEAT)
- Mark all plastic components weighing 25 g or more with material code in accordance with ISO 11469:2016 labeling scheme. (Ref EPEAT)
- WEEE Documentation: Demonstrate compliance to EU WEEE directive Article 15 by keeping WEEE End of life Instructions available on a website accessible to recyclers for guidance on the presence of materials and components at the product / family level that need to be removed for treatment including disassembly instructions via owners/service manual. Disassembly instruction must show all parts and material as required per Annex VII of the European WEEE Directive, Directive 2012/19/EU. To meet the NSF 426 standard for Server the WEEE End of life instruction must be kept for at least 7 years following end of products of the product. (Ref EPEAT)

As part of an ecolabel and/or a recommended design practice, all products should be designed considering the following recyclability elements:

- Choose materials which are commonly accepted in recycling programs or are easily recyclable.
- Utilize a modular architecture that allows upgrades or repairs to occur easily.
- Provide ease of access to parts or components containing hazardous materials that should be removed before mechanical processing.
- Minimize adhesive backed materials on recoverable components.
- Post-consumer recycled content of rare earth elements in hard drive(s) in product Products that contain a hard drive(s) with actuator/voice coil or spindle magnets shall contain 5% or more PCR content neodymium or dysprosium by weight of neodymium or dysprosium in the magnet (Ref EPEAT – NSF 426)

The power supply design and manufacturing processes should support the certification/registration of the end product for the following:

- EU WEEE
- EU RoHS
- EPEAT
- ISO 11469:2016
- China RoHS
- CECP
- China Environment Certification

## 14.15 Expectation of the Supplier

## 14.15.1 Change Notification

If the material, component, assembly, or product being supplied to the purchaser does not meet one or more of the applicable requirements of this specification, the supplier must immediately notify the purchaser. This notification also applies if the supplier or a subcontractor(s) makes changes in their operations that will cause a material, component, assembly, or product to no longer comply with this specification.

If a restricted substance is used in a nonexempt application above the threshold limit, the following actions may be required to resolve any deviations from this specification:

- Requalification of parts to comply with specification/ phase out and replacement of use, which may result in removal of non-compliant suppliers from the approved vendors list.
- Delay of product launch
- Stop ship of product to affected regions

## 14.15.2 Required Documentation

The supplier shall provide copies of the latest version of the following items submitted to End-User upon request:

- All agency approval certificates and supporting test reports for EMC, Harmonics, Energy and Product Safety
- UL Descriptive and CB Test Reports
- List of any End User approved Conditions of Acceptability (CoA). While CoA are expected to be detailed in the UL report , this list is the documentation showing End User sign-off and approval/acceptance of the PSU CoA.
- Schematics
- BOM (Bill of Material)
- Copy of the PSU label

*Note:* A non-disclosure agreement between the supplier and end-user company is required before sharing of confidential information.

## 14.15.3 Regulatory Model Designation

PSU vendors shall utilize a separate Regulatory Model designation for their PSU and should not use their manufacturer part designation/ marketing name/ etc for Regulatory Agency certification purposes. The

Regulatory Model designation should not change due to non-Regulatory/ Safety design related features such as firmware updates, etc.

The Regulatory Model designation may include variables, e.g. XXYYZZ to preserve possible Regulatory concerned changes, and the naming scheme shall be approved by the End User Regulatory staff.

## 14.16 Compliance Certifications

The power supply shall comply with the following safety and EMC/EMI agency approvals.

|                                                                     | 10010 14-0                                                                                           | 3 Country approval and m                                             |                                               |                                                                                                                                                                                                                                |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Country                                                             | Agent/Agency                                                                                         | Certification Requirement<br>M=Mark<br>C=Cert <sup>a)</sup><br>D=DoC | Deliverables<br>C=Cert <sup>a)</sup><br>D=DoC | Comments                                                                                                                                                                                                                       |
| Australia/NZ                                                        | ACA                                                                                                  | M, D                                                                 | D                                             | Hot Swappable power supplies that are<br>offered as Customer orderable kits<br>require agency certification and marking.<br>Also applies to internal power supplies if<br>shipped as customer orderable kit or<br>spare parts. |
| Canada                                                              | SCC Accredited Agency<br>(Safety)                                                                    | М, С                                                                 | С                                             |                                                                                                                                                                                                                                |
| Canada                                                              | ISED (EMC)                                                                                           | M, D                                                                 | D                                             |                                                                                                                                                                                                                                |
| China                                                               | CNCA (Safety, EMC)                                                                                   | М, С                                                                 | С                                             | China does not require safety<br>certifications for PSUs rated more than<br>6A but CQC quality mark recommended.                                                                                                               |
| European Union                                                      | CE (Safety, EMC)                                                                                     | M, D                                                                 | D                                             | CE Marking. For Class A PSU, the label<br>shall also state "WARNING: Operation of<br>this equipment in a residential<br>environment could cause radio<br>interference"                                                         |
| International CB<br>certificate and<br>report                       | NCB (Safety)                                                                                         | CB report and certificate                                            | C, CB report                                  |                                                                                                                                                                                                                                |
| European<br>Certification<br>Agency with<br>factory<br>surveillance | NCB (Safety)                                                                                         | M,C                                                                  | С                                             | Recommended to use the same agency issuing the CB Certificate. Must have a factory surveillance program.                                                                                                                       |
| India                                                               | BIS (Safety)                                                                                         | М, С                                                                 | C, BIS report                                 | Apply to power supply used for the host<br>systems in BIS scope (e.g. server, storage,<br>workstation, AIO, etc.)                                                                                                              |
| Morocco                                                             | Morocco (Safety, EMC)                                                                                | M, D                                                                 | D                                             | Morocco DoC based on Safety and EMC is required for PSUs.                                                                                                                                                                      |
| Korea, Republic of<br>(South Korea)                                 | KC certification (EMC,<br>Safety)<br>EMC – MSIP, Ministry of<br>Science, ICT, and Future<br>Planning | M, C                                                                 | С                                             | KC mark for EMC applies to Hot<br>Swappable power supplies offered as<br>Customer orderable kits. KC mark for<br>safety applies to power supplies if<br>shipped as customer orderable kit or<br>spare parts.                   |

Table 14-8 Country approval and marking requirements

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| Country                                                                                                               | Agent/Agency                                                                                       | Certification Requirement<br>M=Mark<br>C=Cert <sup>a)</sup><br>D=DoC | Deliverables<br>C=Cert <sup>a)</sup><br>D=DoC | Comments                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Eurasia Economic<br>Commission (EEC)<br>(Armenia, Belarus,<br>Kazakhstan,<br>Kyrgyzstan and<br>Russian<br>Federation) | Eurasia Economic<br>Commission (EEC) AKA<br>Customs Union mark<br>and certificate (Safety,<br>EMC) | M, C                                                                 | C                                             | Hot Swappable power supplies that are<br>offered as Customer orderable kits<br>require agency certification and marking.<br>Also applies to internal power supplies if<br>shipped as customer orderable kit or<br>spare parts. |
| Taiwan                                                                                                                | BSMI (Safety, EMC)                                                                                 | M, C                                                                 | C                                             | A dc-to-dc power supply does not require<br>BSMI approval.<br>NOTE: Mixed mode high voltage DC PSU<br>that may operate with either an ac or dc<br>input is required to<br>obtain BSMI approval.                                |
| Ukraine                                                                                                               |                                                                                                    | M, C, D                                                              | C, D                                          | Hot Swappable power supplies that are<br>offered as Customer orderable kits<br>require agency certification and marking.<br>Also applies to internal power supplies if<br>shipped as customer orderable kit or<br>spare parts. |
| United Kingdom                                                                                                        | UK CA (Safety, EMC)                                                                                | M, D                                                                 | D                                             | UK CA Marking.<br>For Class A PSU, the label shall also state<br>"WARNING: Operation of this equipment<br>in a residential environment could cause<br>radio interference"                                                      |
| United States                                                                                                         | NRTL (Safety)                                                                                      | M, C                                                                 | С                                             |                                                                                                                                                                                                                                |
| United States                                                                                                         | FCC (EMC)                                                                                          | M, D                                                                 | D                                             | The 2-part FCC statement on all PSU.                                                                                                                                                                                           |

NOTES:

1) The Korea KC-Safety regulates PSU Safety certification installed in a Server. For example:

a) If PSU is used for server and storage at the same time, it is under KC-Safety scope.

b) If PSU is used for storage only, it is not under KC-Safety scope.

2) Korea MSIP (KC-EMC), regulates certification if a PSU is sold alone, separate from the system, regardless of the end-system that the PSU is used for. For example:

a) Factory installed PSUs used for server, network switch or storage are certified with MSIP (KC-EMC) as a component of the host system. PSUs that are shipped for service purpose of host are exempted to pursue KC-EMC certificate on PSU.

b) PSU used for desktop, workstation, server, network switch or storage that are certified with MSIP (KC-EMC) as a component of the host system and are marketed/sold/shipped separately from the host system as spare part or expansion part shall have its own KC-EMC certificate for the PSU.

c) For any redundant or hot-swappable PSU must obtain KC-EMC certification

d) PSU's intended for use in server and shipped separately as spare parts must have the KC Safety certification and marking

## 15 Quality Assurance

## 15.1 Vendor Responsibility

When the power supply vendor takes orders for units to this specification, this vendor then assumes the responsibility of maintaining a standard of quality that meets or exceeds that of units originally qualified in the Design Verification Test.

### 15.1.1 General

The power supply manufacturer shall establish and maintain an effective quality program, to be submitted and approved by the customer, which will assure adequate quality in all phases of design, procurement, fabrication, and test of power supplies procured in accordance with this specification. The manufacturer shall provide to the customer with all quality program data upon request.

## 15.1.2 Scope

The power supply manufacturer's quality program shall control all aspects of the acquisition, inspection, storage, and handling of all materials, and the process of fabrication, assembly, test and inspection, packaging, and shipment of power supply assemblies. The program should include, but not be limited to the following elements:

- 1. Change control of drawings and specifications.
- 2. Review and control of procurement of parts, materials, and services.
- 3. Control of vendor/supplier quality.
- 4. Inspection and test of received parts and materials.
- 5. Control of non-conforming materials.
- 6. Material review.
- 7. Calibration control of tools, gauges, and test equipment.
- 8. In-process control of test and manufacturing processes.
- 9. Failure/non-conformance detection, analysis, and correction.
- 10. Inspection/Test planning.
- 11. Final inspection/test.
- 12. Control of packaging and packing.
- 13. Workmanship standards in conformance with customer's requirements.
- 14. Corrective action program.

The vendor documentation will be evaluated by The customer to ensure that the documentation is complete and accurate. The power supply will not be fully qualified until the customer approves the documentation. The vendor may be provisionally qualified pending customer's documentation approval. The vendor must provide updated information that accurately reflects any changes or modifications to the power supply.

## 15.2 Inspection

#### 15.2.1 Responsibility for Inspection/Test

The power supply manufacturer is responsible for performing all inspections and tests required to verify conformance of the power supply to the requirements of this specification.

### 15.2.2 Inspection and Test Procedure

Inspections or tests which are required to verify that the performance of the power supply assembly complies with the performance requirements of this specification. The customer must approve these procedures prior to incorporating the procedures for production power supply inspection or test. Approval of procedures will include approval of any special test equipment used to verify conformance to the requirements of the specification.

#### 15.2.3 Qualification Inspection/Test Procedures

When qualification is required, the power supply manufacturer will prepare a detailed procedure for the qualification of the power supply to be produced in conformance with this specification. The procedure will specify the test routines, test conditions, number of test units, and duration of tests, test data to be recorded, and the criteria for establishing qualification of the power supply. Qualification procedures are subject to approval by the customer prior to beginning the qualification program.

## 15.2.4 Acceptance Inspection/Test

The power supply manufacturer shall prepare a detailed procedure specifying the inspection and test routines that will verify that each production power supply conforms to the performance requirements of this specification. The acceptance procedure is subject to approval by the customer. The customer reserves the right to 100% screening or testing for lot acceptance/rejection based upon sampling per MIL-STD-105K, LEVEL II, per parameters specified in paragraphs 3 through 9 of this specification.

## 15.3 Final Test Data

The vendor shall ship final test data with each supply until full product qualification.

## 15.4 Rejection and Retest

Failure of a power supply during acceptance testing to comply with the requirements of this specification shall be cause for rejection. Rejected items will be returned to the vendor for full credit. Rejected items may be reworked and retested for acceptance.

## 15.5 Corrective Action Program

The power supply manufacturer shall prepare and maintain a corrective action program to be approved by The customer, for the correction of incoming inspection, in process, and field problems when failures are in excess of 0.2%.

#### 15.6 Failure Analysis

The power supply vendor shall provide failure analysis data on all units returned. All units returned to the vendor, shall be at full credit.

#### 15.7 Vendor Burn-In

Minimum initial operating burn-in at  $40^{\circ}$ C ± 5°C and maximum load is to be included as part of the power supply manufacturing program. The customer may permit fewer hours upon mutual agreement. The customer may require a longer burn-in on a new product. Burn-in must be followed by a final test and

inspection. Final test shall include functional, Hi-pot, ground continuity, and AC polarity testing of 100% of units after burn-in.

## 15.8 Enhanced Burn-In

Enhanced Burn-In test must be performed by vendor in stages EVT & DVT as mandatory and in PVT stage when is required using the following conditions:

| AC input                                | 230-240VAC                                                          |
|-----------------------------------------|---------------------------------------------------------------------|
| Temperature                             | 40°C                                                                |
| AC cycling and DC cycling               | 1 per minute                                                        |
| Slow slew rate dynamic loading (case 1) | D = 50%; Load 0% -100% (5sec at zero, 5 sec –ramp up to 100%, 5 sec |
|                                         | at 100%, 5 sec – ramping down)                                      |
| Fast slew rate dynamic loading (case 2) | D = 50% load 0-60%; 40-100% di/dt=max                               |
| Run time                                | 4 hours each condition                                              |
| Pass criteria                           | no PWOK de-assertion whenever AC is applied and PSON is asserted    |



*Figure 15-1 AC/DC input cycling pattern.* 



Figure 15-2 Slow slew rate dynamic loading.



Figure 15-3 Fast slew rate dynamic loading, case 1.



Figure 15-4 Fast slew rate dynamic loading, case 2.

## 15.8.1 Preparation for Delivery

Each power supply shall be packaged to enable damage-free shipping and handling by commercial carriers to assure safe delivery to the customer facilities worldwide.

# Supplemental Material A. 185mm by 73.5mm M-CRPS mechanical drawing











# Supplemental Material B. 185mm by 60mm M-CRPS mechanical drawing











# Supplemental Material C. 265mm by 73.5mm M-CRPS mechanical drawing











## Supplemental Material D. 73.5mm in width M-CRPS card edge mechanical drawing







Open Compute Project M-CRPS Version 1.00 Release Candidate 4





264



## Supplemental Material E. 60mm in width M-CRPS card edge mechanical drawing











6 5 2 4  $\forall$ 3 1 F F 🖛 2X 2 ( 2X 45° Ε Ε D D 4 -D TOLERANCES (MM): X.X ± 0.25 X.XX ± 0.20 X.XXX ± ---ANGLES ± 0.5° С С 2X 0.87 -----В В п  $\square$ 2X 30' rev A А SIZE DRAWING NUMBER A 3 DEPARTMENT

Open Compute Project M-CRPS Version 1.00 Release Candidate 4

Ą

4

3

5

6

SCALE: NONE DO NOT SCALE DRAWING SHEET 3 OF 3

2

Supplemental Material F. M-CRPS handle mechanical drawing



Supplemental Material G. M-CRPS latch mechanical drawing



## Supplemental Material H. M-CRPS latch plastic grip option 1 (snap-in version)



## Supplemental Material I. M-CRPS latch plastic grip option 2 (over molded version)



# Supplemental Material J. 185mm by 73.5mm +54VDC input M-CRPS mechanical drawing











# Supplemental Material K. 185mm by 73.5mm -48VDC input M-CRPS mechanical drawing







Supplemental Material L. 185mm by 60mm -48VDC input M-CRPS mechanical drawing







# Supplemental Material M.DC input impedance measurement procedure

## Test Set-Up

The setup circuit is shown in *Figure L-1*, NMOS are used in parallel (number of devices in parallel depend on the maximum input current rating current of the PSU under test. Resistor R2 can be picked at  $100k\Omega$ , that capacitor could be 1uF (needs to >> MOSFET Cgs), R1 is  $100\Omega$ .

The NMOS selection depends on input voltage, if input is from 36VDC to 72VDC, this MOSFET needs to have a voltage rating of 100VDC typically. One example is IPB025N10N3, multiple NMOS transistors could be used in parallel. The power loss on these NMOS is significantly high, for example, if the DC operating point is 20A, and the voltage drop on those NMOS are same as  $V_{gs}$ , for example, 4V, this will give 80W loss. You need attach suitable heat-sink to these MOSFETs and recommend using a Fan to cool it.

For CH-B, you need check the probe attenuation (10:1 or 100:1) to make sure the signal is within the safe range of Analyzer, you can also use differential probe.

For CH-A, current probe can be used with a bandwidth at least 1MHz. Instead, use of suitable shunt resistor (with low ESL) can be made to measure the current.



Figure L-1. Input Impedance Measurement Setup

The excitation level should be set at 50mV ~100mV. The excitation level should be as small as possible while still being able to get a clean plot. The scanning frequency span should be from 10Hz to 100kHz typically.

Once the set-up is finalized, PSU under test is ready to be tested. The test is to be performed at following Input and Load conditions: Input Voltage – Minimum, Typical, Maximum Typical Examples:

- 240Vdc Input PSUs 192Vdc, 240Vdc, 288Vdc.
- -48Vdc Input PSUs -40Vdc (or -36Vdc as the case may be), -48Vdc, -72Vdc.
- 400Vdc Input PSUs 192Vdc, 240Vdc, 336Vdc, 400Vdc.

The output load shall be swept from no Load to 100% load in steps of 10%. Impedance and phase plots shall be from 10Hz to 100KHz. Typical plot looks like (recommended method is to have both plot impedance and phase data in one plot):



Figure L-2. Sample Impedance / Phase Plot

Once the plot is done, obtain value of  $f_{co}$ , the frequency at which the phase crosses -90° point. Then note the value of  $Z_{in}$  and after converting the value to Ohms, calculate the inductance at this point with:

$$L_{in} = \frac{Z_{in}}{2\pi F_{co}}$$

Value of  $L_{in}$  is to be calculated at each input and load conditions defined above. From the data, determine the lowest value of  $L_{in}$ , this value obtained should be  $\geq$  minimum value called out in *Section 5.3.4 Input Impedance.* The data shall be submitted and be accompanied by raw Data from Analyzer and all plots. A sample is shown below:

| Load (%) | Frequency (Hz) | Impedance (Ω) | Lin(mH) |
|----------|----------------|---------------|---------|
| 0%       |                |               |         |
| 10%      |                |               |         |
| 20%      |                |               |         |
| 30%      |                |               |         |
| 40%      |                |               |         |
| 50%      |                |               |         |
| 60%      |                |               |         |
| 70%      |                |               |         |

Table J-1. -48VDC or 240V/380VDC input power supply input impedance

### Open Compute Project M-CRPS Version 1.00 Release Candidate 4

| 80%  |  |  |
|------|--|--|
| 90%  |  |  |
| 100% |  |  |

*Note:* One table per DC input condition shall be provided.

The main outputs of the power supply must turn off per Vin (turn-off) of the applicable line status range. Standby output shall turn on within the turn on thresholds of the lowest operational input voltage range and shall continue to operate at input voltages below minimum Vin (turn-off) threshold of lowest operational input voltage range.

Power supply design must assure no turn-on/off cycling occurs for DC line impedance defined in the Design Specification.

Supplemental Material N. Reference Distorted Waveforms

Please note the crest factor value listed below is calculated based on normalizing of the DST waveform under no load condition













D

0

0

















DST22 (CF = 1.574)

















# Supplemental Material O. Luminosity Measurements

Measurement with light reader should be taken while looking straight at the rear of the system (not an angle). Both zone A and B defined *Figure N-1* should read an average of 500 + -100 L (cd/m<sup>2</sup> or nits) on a light meter with uniform light distribution (no hotspots or dead spots).



Figure N-1. Zones A and B in the handle

Example of acceptable reading on top segment, zone A:



Figure N-2. Zone A luminance Reading

Supplemental Material P. Exhaust Temperature Measurement

Exhaust temperature of the M-CRPS shall be measured using four type T thermocouples positioned in the locations shown in *Figure O-1* and *Figure O-2* for forward airflow and *Figure O-3* and *Figure O-4* for reversed airflow.



*Figure O-1. Thermocouple locations for the 185mm by 73.5mm and 265mm by 73.5mm form factors* 



Figure O-2. Thermocouple locations for the 185mm by 60mm form factor



*Figure O-3. Thermocouple locations for the 185mm by 73.5mm and 265mm by 73.5mm form factors with reversed airflow* 



*Figure O-4. Thermocouple locations for the 185mm by 60mm form factor with reversed airflow* 

The resulting exhaust temperature shall be calculated as the average of the four thermocouples for each form factor.

# Supplemental Material Q. Additional Requirements on Input Line Transients

The PSU should be capable of riding through repetitive input line drops / brown outs as defined below: For Repetitive Brown-outs the repetition cycle can go on indefinitely. The design should be guaranteed with test by repeating 50 consecutive cycles at Design Verification test (DV); for Mass Production (MP) testing can be limited to one cycle.



Figure P-1. Input line transients for all PSUs except -48VDC input

- 1. T6 is fixed value as defined in design specification of individual PSU when is operating with dynamic bulk voltage.
- 2. T6 will vary linearly with % load when PSU is operating with fixed bulk voltage.



Figure P-2. Input line transients for PSUs operating with AC input

- 1. T6 is fixed value as defined in design specification of individual PSU when is operating with dynamic bulk voltage.
- 2. T6 will vary linearly with % load when the PSU is operating with fixed bulk voltage.
- 3. Any input voltage below 70% of nominal operating voltage (blue shaded area) is considered as total loss of input and the PSU will shut down if the duration of the drop is longer than T6.



Figure P-3. Input line transients for PSUs operating with high voltage DC input

- 1. T6 is fixed value as defined in design specification of individual PSU when is operating with dynamic bulk voltage.
- 2. T6 will vary linearly with % load when the PSU is operating with fixed bulk voltage.
- 3. Any input voltage below 70% of nominal operating voltage (blue shaded area) is considered as total loss of input and the PSU will shut down if the duration of the drop is longer than T6.
- 4. For High voltage DC Input PSUs (192VDC-288VDC / 192VDC-400VDC), 200VDC is considered as nominal low.

#### Open Compute Project M-CRPS Version 1.00 Release Candidate 4



Figure P-4. Additional requirements for PSUs with high voltage DC input capability



Figure P-5. Repetitive line disturbance

- 1. The above timing sequence is just an example. Each PSU design is different, and so the timing should be adjusted to ensure the PSU will survive repeated input dropout / brownout.
- 2. This is the minimum value of input voltage marked on PSU Label for regulatory ratings. Vin min is the minimum value of the input voltage defined in the design specification of

the PSU. As an example, Vin nom min is marked as 100Vac or 100Vac / 200Vac on most of the PSUs. In case the PSU is single range, 100Vac -240Vac, the testing would be done based on Vin min = 100Vac, in case of split range, the testing needs to be done based on Vin min = 100Vac and then at 200Vac.

- 3. The dropout time of t1 = 200ms is based on presumption that internal bias of the PSU is still healthy 200ms after the input is lost. Minimum hold-up time of the internal bias should be calculated using WCEPTA to ensure it is > 200ms. Consult Dell PSU engineer responsible for the PSU in question if hold up time of internal bias is < 200ms. The test should be repeated for individual designs by setting the time t1 equal to the 110% of calculated maximum hold up time of the internal bias supply of that design so that the PSU shuts down and all the data related to averaging of input current is lost.</p>
- 4. The test is done at 100% rated capacity of the PSU.
- 5. If the PSU shuts down due to Over Temperature or Input current exceeding I<sub>brownout</sub> Current protection, it should self-restart once the condition for which it shut down does not exists and input voltage is in the specified range.
- 6. Note that this is ONLY a DV Test and should not be done on MP units.

Appropriate timers need to be set for riding through the transient events and also to limit the average value of input current below the maximum value of input current at <sub>Vin\_turnoff</sub> threshold. Below is a timing diagram showing the timers for limiting the average value of the input current.

End of document.